# **Super I/O + Hardware Monitor**

Release Date: Dec, 2010 Version: V0.21P



۰.

# F71869E Datasheet Revision History

| Version | Date    | Page       | Revision History                                                                                         |
|---------|---------|------------|----------------------------------------------------------------------------------------------------------|
| 0.10P   | 2009/09 |            | Preliminary version                                                                                      |
|         |         | 106-       | Add Power Saving related register                                                                        |
| 0.11P   | 2009/09 | 108        |                                                                                                          |
|         |         | 111        | Add application circuit                                                                                  |
|         |         | 6          | Revise pin configuration                                                                                 |
| 0.12P   | 2009/09 | 109        | Change the package to LQFP-128                                                                           |
|         |         | 110        | Remove the previous schematic                                                                            |
| 0.13P   | 2009/10 | -          | Modify GPIO6X Register Typo.                                                                             |
| 0.101   | 2000,10 | 109        | Update Application Circuit                                                                               |
|         |         | 13         | Add description of trapping in FANCTL1, 2, 3                                                             |
| 0.14P   | 2009/10 | 18         | Revise typo: the default of TIMING_GPIO is timing function                                               |
|         |         |            | Add description of trapping in FANCTL1, 2, 3                                                             |
|         |         | 10         | Revise pin 1, 122 description                                                                            |
| 0.15P   | 2009/10 | 11         | Revise pin 2 5 description                                                                               |
|         |         | 12         | Revise the typo of FANIN1 description                                                                    |
|         |         | 28         | Add section 5.2.12 for One FAN with Multi-temperature description.                                       |
|         |         | 35         | Modify section 5.6 with PECI 3.0 description                                                             |
| 0.16P   | 2009/11 | 36         | Modify Section 5.7 with EUP Timing sequence.                                                             |
|         |         | 63         | Add PECI 3.0 Command and register description                                                            |
|         |         | 110<br>121 | Modify EUP register description<br>Update Application Circuit                                            |
| 0.17P   | 2009/11 |            |                                                                                                          |
| 0.17F   | 2009/11 | 63<br>48   | Modify register description of index 31h/36h/37h.<br>Modify typo of register index 29h bit2 and 2Ah bit4 |
|         |         | 60         | Modify CASE_STS index 03h bit 0                                                                          |
|         |         | 00         | Add NEW TSI mode enable register — Index 07h                                                             |
|         |         | 62         | Update configuration register — Index 0Ah (bit 1)                                                        |
|         |         | 64         | Add OVP option select — Index 3Fh (bit 0)                                                                |
|         |         | 78         | Update FAN mode select register — Index 96h (bit 2-0)                                                    |
|         |         | 96         | Auto swap change to default disable from enable.                                                         |
|         |         | 111        | Update Watchdog Timer Config. Register 1 — Index F5h (bit 1, 0)                                          |
| 0.18P   | 2009/12 | 113        | Update EUP control register — Index E1h (bit 7-6)                                                        |
|         |         |            | Update EUP control register — Index E2h (bit 7 and 0)                                                    |
|         |         | 114        | Update Wakeup enable register — Index E8h (bit 4)                                                        |
|         |         | 117        | Update PME Event status register — Index F3h (bit 3)                                                     |
|         |         | 118        | Add LED signal invert disable bit — Index F8h (bit 7)                                                    |
|         |         | 119        | Update VDDOK delay register — Index F5h (bit 7,6 & 4,3)                                                  |
|         |         | 124        | Update application circuit. Delete WDT_EN function of pin 122                                            |
| 0.19P   | 2010/01 | 45         | Modify typo. of Chip ID description                                                                      |
|         |         | 124        | Update Pin45 Circuit                                                                                     |
| 0.20P   | 2010/05 | 81         | Update register description for fan control                                                              |
|         |         | 55, 56     | Update RS485 enable register description                                                                 |
|         |         | 60         | Update OVT Register                                                                                      |
| 0.21P   | 2010/12 | 10         | Correct Pin Type                                                                                         |
|         |         | 64         | Add 2D – 2Fh in Voltage reading and limit register                                                       |
|         |         | 17, 19     | Correct pin description                                                                                  |
|         |         | 50         | Update Wakeup Control Register — Index 2Dh bit5 description                                              |





|  | 46 | Update Multi-Function Select Register 1— Index 28h bit5 description |
|--|----|---------------------------------------------------------------------|
|  |    |                                                                     |

Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners.

#### LIFE SUPPORT APPLICAT

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Fintek for any damages resulting from such improper use or sales.





۰.

# Table of Contents

| 1.   | GE  | NERAL DESCRIPTION                   | 5  |
|------|-----|-------------------------------------|----|
| 2.   | FE  | ATURE                               | 6  |
| 3.   | PIN | N CONFIGURATION                     | 9  |
| 4.   | PIN | N DESCRIPTION                       | 10 |
| 4    | .1  | Power Pins                          | 10 |
| 4    | .2  | LPC INTERFACE                       | 11 |
| 4    | .3  | FDC                                 | 11 |
| 4    | .4  | UART AND SIR                        |    |
| 4    | .5  | PARALLEL PORT                       | 14 |
| 4    | .6  | HARDWARE MONITOR                    | 15 |
| 4    | .7  | ACPI FUNCTION PINS                  | 17 |
| 4    | .8  | Power Saving and Others             |    |
| 4    | .9  | KBC FUNCTION                        | 19 |
| 5. I | FUN | CTIONAL DESCRIPTION                 | 20 |
| 5    | 5.1 | Power Trap Operation                |    |
| 5    | 5.2 | Hardware Monitor                    | 20 |
| 5    | 5.3 | ACPI FUNCTION                       | 31 |
| 5    | 5.4 | Power Timing Control Sequence       |    |
| 5    | 5.5 | ST1, ST2 AND ATX_PWRGDSW TIMING     | 34 |
| 5    | 5.6 | AMD TSI AND INTEL PECI 3.0 FUNCTION | 35 |
| 5    | 5.7 | EUP POWER SAVING FUNCTION           |    |
| 6.   | RE  | GISTER DESCRIPTION                  | 40 |
| 6    | 5.1 | GLOBAL CONTROL REGISTERS            |    |
| 6    | 5.2 | FDC REGISTERS (CR00)                | 51 |
| 6    | 5.3 | UART1 REGISTERS (CR01)              | 54 |
| 6    | 6.4 | UART2 REGISTERS (CR02)              | 55 |
| 6    | 5.5 | Parallel Port Register (CR03)       |    |
| 6    | 6.6 | HARDWARE MONITOR REGISTERS (CR04)   | 59 |
| 6    | 6.7 | KBC REGISTERS (CR05)                |    |
| 6    | 6.8 | GPIO REGISTERS (CR06)               |    |
| 6    | 6.9 | WATCH DOG TIMER REGISTERS (CR07)    |    |





| 6.10    | PME, ACPI, AND EUP POWER SAVING REGISTERS (CR0A) |  |
|---------|--------------------------------------------------|--|
| 7. ELEC |                                                  |  |
| 8. ORDE |                                                  |  |
| 9. PACK | AGE DIMENSIONS (128-LQFP)                        |  |
| 10. APP |                                                  |  |





# **1. General Description**

The F71869E which is the featured IO chip for PC system is equipped with one IEEE 1284 Parallel Port, two UART Ports, Hardware Keyboard Controller, SIR and one FDC. The F71869E integrates with hardware monitor, 9 sets of voltage sensor, 3 sets of creative auto-controlling fans and 3 temperature sensor pins for the accurate dual current type temperature measurement for CPU thermal diode or external transistors 2N3906. Others, the F71869E supports newest AMD TSI and Intel PECI 3.0 interfaces and INTEL Ibex PEAK SMBus for temperature sensing and provides the power sequence controller function for AMD platform

The F71869E provides flexible features for multi-directional application. For instance, the F71869E provides 45 GPIO pins (multi-pin), IRQ sharing function also designed in UART feature for particular usage and accurate current mode H/W monitor will be worth in measurement of temperature, provides 3 modes fan speed control mechanism included Manual Mode/Stage Auto Mode/Linear Auto Mode for users' selection.

A power saving function which is in order to save the current consumption when the system is in the soft off state is also integrated a power saving function. The power saving function supports that system boot-on not only by pressing the power button but also by the wake-up event. When the system enters the S4/S5 state, F71869E can cut off the VSB power rail which supplies power source to the devices like the LAN chip, the chipset, the SIO, the audio codec, DRAM, and etc. The PC system can be simulated to G3-like state when system enters the S4/S5 states. At the G3-like state, the F71869E consumes the 5VSB power rail only. The integrated two control pins are utilized to turn on or off VSB power rail in the G3-like status. The turned on VSB rail is supplied to a wake up device to fulfill a low power consumption system which supports a wake up function.

These features as above description will help you more and improve product value. Finally, the F71869E is powered by 3.3V voltage, with the LPC interface in the green package of 128-LQFP (14\*14).





# 2. Feature

#### General Functions

- ≻Comply with LPC Spec. 1.0
- > Support DPM (Device Power Management), ACPI
- >Support AMD power sequence controller
- >Provides one FDC, two UARTs, Hardware KBC and Parallel Port
- ≻H/W monitor functions
- Support AMD TSI Interface, Intel PECI interface, Intel Block Read/Write SMBus Interface
- >46 GPIO Pins for flexible application
- >24/48 MHz clock input
- ➢Packaged in 128-LQFP and powered by 3.3VCC

#### ♦ FDC

- Compatible with IBM PC AT disk drive systems
- > Variable write pre-compensation with track selectable capability
- Support vertical recording format
- ≻DMA enable logic
- ≻16-byte data FIFOs
- Support floppy disk drives and tape drives
- > Detects all overrun and under run conditions
- >Built-in address mark detection circuit to simplify the read electronics
- Completely compatible with industry standard 82077
- >360K/720K/1.2M/1.44M/2.88M format; 250K, 300K, 500K, 1M, 2M bps data transfer rate

#### ♦ UART

- >Two high-speed 16C550 compatible UART with 16-byte FIFOs
- ➤Fully programmable serial-interface characteristics
- ≻Baud rate up to 115.2K
- ≻Support IRQ sharing
- Support Ring-In Wakeup

#### Infrared

Support IrDA version 1.0 SIR protocol with maximum baud rate up to 115.2K bps



#### Parallel Port

- >One PS/2 compatible bi-directional parallel port
- Support Enhanced Parallel Port (EPP) Compatible with IEEE 1284 specification
- Support Extended Capabilities Port (ECP) Compatible with IEEE 1284 specification
- >Enhanced printer port back-drive current protection

#### • Keyboard Controller

- >LPC interface support serial interrupt channel 1, 12.
- >Two 16bit Programmable Address fully decoder, default 0x60 and 0x64.
- >Support two PS/2 interface, one for PS/2 mouse and the other for keyboard.
- >Keyboard's scan code support set1, set2.
- > Programmable compatibility with the 8042.
- >Support both interrupt and polling modes.
- ≻Fast Gate A20 and Hardware Keyboard Reset.

#### Hardware Monitor Functions

- >3 dual current type (±3℃) thermal inputs for CPU thermal diode and 2N3906 transistors
- ➤Temperature range -40°C~127°C
- >9 sets voltage monitoring (6 external and 3 internal powers)
- >Voltage monitor supports Over Voltage Protection (OVP)
- ≻ High limit signal (PME#) for Vcore level
- >3 fan speed monitoring inputs
- >3 fan speed PWM/DC control outputs(support 3 wire and 4 wire fans)
- > The Fan PWM output frequency can be programmed to 23.5K or 220Hz for LCD backlight adjustment
- Stage auto mode (2-Limit and 3-Stage)/Linear auto mode/Manual mode
- Issue PME# and OVT# hardware signals output
- Case intrusion detection circuit
- >WATCHDOG comparison of all monitored values

#### Power Saving Controller

- ► ACPI Timing and Power Control
- ➤Wake-up Supported
- Integrate AMD TSI Interface







•

- ♦ Integrate Intel PECI 3.0 Spec.
- Support AMD Power Sequence Controller
- ♦ Intel Block Read/Write SMBus Interface

#### Package

▶128-pin LQFP (14\*14) Green Package





# 3. Pin Configuration



Figure1. F71869E pin configuration (14 \*14)





•

# 4. Pin Description

| I/O <sub>12t</sub><br>I/O <sub>16t-u47k</sub>      | <ul> <li>TTL level bi-directional pin with 12 mA source-sink cap ability.</li> <li>TTL level bi-directional pin with 16 mA source-sink cap ability. With internal 47k pull-up.</li> </ul>                                   |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/OOD <sub>12t5v</sub>                             | <ul> <li>TTL level bi-directional pin, can select to OD or OUT by register, with 12 mA source-sink capability.</li> </ul>                                                                                                   |
| I/OD <sub>16t5v</sub>                              | - TTL level bi-directional pin,Open-drain output with 16 mA source-sink capability, 5V tolerance.                                                                                                                           |
| OD <sub>16-5v-u10k</sub><br>I/OOD <sub>8st5v</sub> | <ul> <li>Open-drain output pin with 16 mA sink capability, pull-up 10k ohms, 5V tolerance.</li> <li>TTL level bi-directional pin and schmitt trigger, Open-drain output with 8 mA sink capability, 5V tolerance.</li> </ul> |
| I/OOD <sub>12st5v</sub>                            | - TTL level bi-directional pin and schmitt trigger, Open-drain output with 12 mA sink capability, 5V tolerance.                                                                                                             |
| I/OD <sub>14st5v</sub>                             | - TTL level bi-directional pin and schmitt trigger, Open-drain output with 14 mA sink capability, 5V tolerance.                                                                                                             |
| $I_{Lv}/O_{D8-S1}$                                 | - Low level bi-directional pin (VIH $\rightarrow$ 0.9V, VIL $\rightarrow$ 0.6V.). Output with 8mA drive and 1mA sink capability.                                                                                            |
| $I_{Lv}/OD_{12}$                                   | - Low level bi-directional pin (VIH $\rightarrow$ 0.9V, VIL $\rightarrow$ 0.6V.). Output with 12mA sink capability.                                                                                                         |
| O <sub>8t5v-u47k</sub>                             | - Output pin with 8 mA source-sink capability, pull-up 47k ohms, 5V tolerance.                                                                                                                                              |
| O <sub>8</sub>                                     | - Output pin with 8 mA source-sink capability.                                                                                                                                                                              |
| O <sub>12</sub>                                    | - Output pin with 12 mA source-sink capability.                                                                                                                                                                             |
|                                                    | - Output pin with 16 mA source-sink capability.                                                                                                                                                                             |
| AOUT<br>OD <sub>12</sub>                           | - Output pin(Analog).<br>- Open-drain output pin with 12 mA sink capability.                                                                                                                                                |
| OD <sub>12</sub><br>OD <sub>14-5v</sub>            | - Open-drain output pin with 14 mA sink capability, 5V tolerance.                                                                                                                                                           |
| OD <sub>12-5v</sub>                                | - Push-pull/open-drain output pin with 12 mA sink capability, 5V tolerance.                                                                                                                                                 |
| IN <sub>t5v</sub>                                  | - TTL level input pin,5V tolerance.                                                                                                                                                                                         |
| IN <sub>st-u47k</sub>                              | <ul> <li>TTL level input pin and schmitt trigger. With internal pull-up 47k resistor.</li> </ul>                                                                                                                            |
| IN <sub>st5v</sub>                                 | - TTL level input pin and schmitt trigger, 5V tolerance.                                                                                                                                                                    |
| AIN                                                | - Input pin(Analog).                                                                                                                                                                                                        |
| Р                                                  | - Power.                                                                                                                                                                                                                    |

#### 4.1 Power Pins

| Pin No.         | Pin Name | Туре | Description                                        |
|-----------------|----------|------|----------------------------------------------------|
| 4,37            | VCC      | Р    | Power supply voltage input with 3.3V (Support OVP) |
| 45              | 5VSB     | Р    | 5V stand-by power input                            |
| 68              | VSB      | Р    | Stand-by power supply voltage input 3.3V           |
| 86              | VBAT     | Р    | Battery voltage input                              |
| 88              | AGND(D-) | Р    | Analog GND                                         |
| 99              | VSB      | Р    | Stand-by power supply voltage input 3.3V           |
| 20, 48, 73, 117 | GND      | Р    | Digital GND                                        |





#### 4.2 LPC Interface

| Pin No. | Pin Name | Туре                    | PWR | Description                                                                                                             |
|---------|----------|-------------------------|-----|-------------------------------------------------------------------------------------------------------------------------|
| 29      | LRESET#  | IN <sub>st5v</sub>      | VCC | Reset signal. It can connect to PCIRST# signal on the host.                                                             |
| 30      | LDRQ#    | O <sub>16</sub>         | VCC | Encoded DMA Request signal.                                                                                             |
| 31      | SERIRQ   | I/O <sub>16t-u47k</sub> | VCC | Serial IRQ input/Output.                                                                                                |
| 32      | LFRAM#   | IN <sub>st-u47k</sub>   | VCC | Indicates start of a new cycle or termination of a broken cycle.                                                        |
| 33-36   | LAD[0:3] | I/O <sub>16t-u47k</sub> | VCC | These signal lines communicate address, control, and data information over the LPC bus between a host and a peripheral. |
| 38      | PCICLK   | IN <sub>st</sub>        | VCC | 33MHz PCI clock input.                                                                                                  |
| 39      | CLKIN    | IN <sub>st</sub>        | VCC | System clock input. According to the input frequency 24/48MHz.                                                          |

#### 4.3 FDC

| Pin No. | Pin Name | Туре                   | PWR | Description                                                                                                                                                          |
|---------|----------|------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | GPIO30   | I/OD <sub>14st5v</sub> |     | Default General Purpose IO.                                                                                                                                          |
| 7       | DENSEL#  | OD <sub>14-5v</sub>    | VCC | Drive Density Select.<br>Set to 1 - High data rate.(500Kbps, 1Mbps)<br>Set to 0 – Low data rate. (250Kbps, 300Kbps)<br>FDC function is selected by register setting. |
|         | GPIO31   | I/OD <sub>14st5v</sub> |     | Default General Purpose IO.                                                                                                                                          |
| 8       | MOA#     | OD <sub>14-5v</sub>    | VCC | Motor A On. When set to 0, this pin enables disk drive 0.<br>This is an open drain output.<br>FDC function is selected by register setting.                          |
|         | GPIO32   | I/OD <sub>14st5v</sub> |     | Default General Purpose IO.                                                                                                                                          |
| 9       | DRVA#    | OD <sub>14-5v</sub>    | VCC | Drive Select A. When set to 0, this pin enables disk drive A.<br>This is an open drain output.<br>FDC function is selected by register setting.                      |
|         | GPIO33   | I/OD <sub>14st5v</sub> |     | Default General Purpose IO.                                                                                                                                          |
| 10      | WDATA#   | OD <sub>14-5v</sub>    | VCC | Write data. This logic low open drain writes pre-compensation serial data to the selected FDD. An open drain output. FDC function is selected by register setting.   |
|         | GPIO34   | I/OD <sub>14st5v</sub> |     | Default General Purpose IO.                                                                                                                                          |
| 11      | DIR#     | OD <sub>14-5v</sub>    | VCC | Direction of the head step motor. An open drain output. Logic<br>1 = outward motion<br>Logic 0 = inward motion<br>FDC function is selected by register setting.      |
| 12      | GPIO35   | I/OD <sub>14st5v</sub> | VCC | Default General Purpose IO.                                                                                                                                          |





|  | _ |
|--|---|
|  |   |

|    |         |                         |     | F71869E                                                                                                                                                                                                  |
|----|---------|-------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | STEP#   | OD <sub>14-5v</sub>     |     | Step output pulses. This active low open drain output produces a pulse to move the head to another track. FDC function is selected by register setting.                                                  |
|    | GPIO36  | I/OD <sub>14st5v</sub>  |     | Default General Purpose IO.                                                                                                                                                                              |
| 13 | HDSEL#  | OD <sub>14-5v</sub>     | VCC | Head select. This open drain output determines which disk<br>drive head is active.<br>Logic 1 = side 0<br>Logic 0 = side 1<br>FDC function is selected by register setting.                              |
|    | GPIO37  | I/OD <sub>14st5v</sub>  |     | Default General Purpose IO.                                                                                                                                                                              |
| 14 | WGATE#  | OD <sub>14-5v</sub>     | VCC | Write enable. An open drain output.<br>FDC function is selected by register setting.                                                                                                                     |
|    | GPIO50  | I/OOD <sub>12st5v</sub> | VCC | Default General Purpose IO.                                                                                                                                                                              |
| 15 | RDATA#  | IN <sub>st5v</sub>      |     | The read data input signal from the FDD.<br>FDC function is selected by register setting.                                                                                                                |
|    | GPIO51  | I/OOD <sub>12st5v</sub> | VCC | Default General Purpose IO.                                                                                                                                                                              |
| 16 | TRK0#   | IN <sub>st5v</sub>      |     | Track 0. This Schmitt-triggered input from the disk drive is active low when the head is positioned over the outermost track.<br>FDC function is selected by register setting.                           |
|    | GPIO52  | I/OOD <sub>12st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                              |
| 17 | INDEX#  | IN <sub>st5v</sub>      | VCC | This Schmitt-triggered input from the disk drive is active low<br>when the head is positioned over the beginning of a track<br>marked by an index hole.<br>FDC function is selected by register setting. |
|    | GPIO53  | I/OOD <sub>12st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                              |
| 18 | WPT#    | IN <sub>st5v</sub>      | VCC | Write protected. This active low Schmitt input from the disk drive indicates that the diskette is write-protected.<br>FDC function is selected by register setting.                                      |
|    | GPIO54  | I/OOD <sub>12st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                              |
| 19 | DSKCHG# | IN <sub>st5v</sub>      | VCC | Diskette change. This signal is active low at power on and whenever the diskette is removed.<br>FDC function is selected by register setting.                                                            |

\_\_\_\_\_

#### 4.4 UART and SIR

| Pin No. | Pin Name | Туре                   | PWR | Description                                                                |
|---------|----------|------------------------|-----|----------------------------------------------------------------------------|
|         | GPIO42   | I/OOD <sub>12t5v</sub> | VCC | Default General Purpose IO.                                                |
| 27      | IRTX     | O <sub>12</sub>        |     | Infrared Transmitter Output. The function is selected by register setting. |
| 28      | GPIO43   | I/OOD <sub>12t5v</sub> | VCC | Default General Purpose IO.                                                |
| 28      | IRRX     | IN <sub>st5v</sub>     | VCC | Infrared Receiver input. The function is selected by register              |





|     |             |                        |     | setting.                                                                                                                                                                                    |
|-----|-------------|------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 118 | DCD1#       | IN <sub>st5v</sub>     | VCC | Data Carrier Detect. An active low signal indicates the modem or data set has detected a data carrier.                                                                                      |
| 119 | RI1#        | IN <sub>st5v</sub>     | VSB | Ring Indicator. An active low signal indicates that a ring signal is being received from the modem or data set.                                                                             |
| 120 | CTS1#       | IN <sub>st5v</sub>     | VCC | Clear To Send is the modem control input.                                                                                                                                                   |
|     | DTR1#       | O <sub>8t5v-u47k</sub> |     | UART 1 Data Terminal Ready. An active low signal informs the modem or data set that controller is ready to communicate. Internal 47k ohms pulled high and disable after power on strapping. |
| 121 | FAN40_100   | IN <sub>t5v</sub>      | VCC | Power on strapping pin:<br>1(Default): (Internal pull high)<br>Power on fan speed default duty is 40%.(PWM)<br>0: (External pull down)<br>Power on fan speed default duty is 100%.(PWM)     |
| 122 | RTS1#       | O <sub>8t5v-u47k</sub> | VCC | UART 1 Request To Send. An active low signal informs the modem or data set that the controller is ready to send data.                                                                       |
| 123 | DSR1#       | IN <sub>st5v</sub>     | VCC | Data Set Ready. An active low signal indicates the modem<br>or data set is ready to establish a communication link and<br>transfer data to the UART.                                        |
|     | SOUT1       | O <sub>8t5v-u47k</sub> | VCC | UART 1 Serial Output. Used to transmit serial data out to the communication link. Internal 47k ohms pulled high and disable after power on strapping.                                       |
| 124 | Config4E_2E | IN <sub>t5v</sub>      |     | Power on strapping:                                                                                                                                                                         |
|     |             |                        |     | 1(Default): Configuration register 4E                                                                                                                                                       |
|     |             |                        |     | 0: Configuration register 2E                                                                                                                                                                |
| 125 | SIN1        | IN <sub>st5v</sub>     | VCC | Serial Input. Used to receive serial data through the communication link.                                                                                                                   |
|     | GPIO20      | I/OOD <sub>8st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                 |
| 126 | DCD2#       | IN <sub>st5v</sub>     | VCC | Data Carrier Detect. An active low signal indicates the modem or data set has detected a data carrier. The function is selected by register setting.                                        |
|     | GPIO21      | I/OOD <sub>8st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                 |
| 127 | RI2#        | IN <sub>st5v</sub>     | VSB | Ring Indicator. An active low signal indicates that a ring signal<br>is being received from the modem or data set.<br>The function is selected by register setting.                         |
|     | GPIO22      | I/OOD <sub>8st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                 |
| 128 | CTS2#       | IN <sub>st5v</sub>     | VCC | Clear To Send is the modem control input.<br>The function is selected by register setting.                                                                                                  |
|     | GPIO23      | I/OOD <sub>8st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                 |
| 1   | DTR2#       | O <sub>8t5v-u47k</sub> | VCC | UART 2 Data Terminal Ready. An active low signal informs<br>the modem or data set that controller is ready to<br>communicate. The function is selected by register setting.                 |
| 2   | GPIO24      | I/OOD <sub>8st5v</sub> | VCC | Default General Purpose IO.                                                                                                                                                                 |







|   | RTS2#                         | O <sub>8t5v-u47k</sub> |                             | .UART 2 Request To Send. An active low signal informs the modem or data set that the controller is ready to send data. The function is selected by register setting.                                  |
|---|-------------------------------|------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | GPIO25                        | I/OOD <sub>8st5v</sub> |                             | Default General Purpose IO.                                                                                                                                                                           |
| 3 | DSR2#                         | IN <sub>st5v</sub>     | VCC                         | Data Set Ready. An active low signal indicates the modem<br>or data set is ready to establish a communication link and<br>transfer data to the UART. The function is selected by register<br>setting. |
|   | GPIO26 I/OOD <sub>8st5v</sub> |                        | Default General Purpose IO. |                                                                                                                                                                                                       |
| 5 | SOUT2                         | O <sub>8t5v-u47k</sub> | VCC                         | UART 2 Serial Output. Used to transmit serial data out to the communication link. The function is selected by register setting.                                                                       |
|   | GPIO27                        | I/OOD <sub>8st5v</sub> |                             | Default General Purpose IO.                                                                                                                                                                           |
| 6 | SIN2                          | IN <sub>st5v</sub>     | VCC                         | Serial Input. Used to receive serial data through the communication link. The function is selected by register setting.                                                                               |

#### 4.5 Parallel Port

| Pin No. | Pin Name | Туре                    | PWR | Description                                                                                                                                                                                                               |
|---------|----------|-------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 100     | SLCT     | IN <sub>st5v</sub>      | VCC | An active high input on this pin indicates that the printer is selected. Refer to the description of the parallel port for definition of this pin in ECP and EPP mode.                                                    |
| 101     | PE       | IN <sub>st5v</sub>      | VCC | An active high input on this pin indicates that the printer has detected the end of the paper. Refer to the description of the parallel port for the definition of this pin in ECP and EPP mode.                          |
| 102     | BUSY     | IN <sub>st5v</sub>      | VCC | An active high input indicates that the printer is not ready to receive data. Refer to the description of the parallel port for definition of this pin in ECP and EPP mode.                                               |
| 103     | ACK#     | IN <sub>st5v</sub>      | VCC | An active low input on this pin indicates that the printer has<br>received data and is ready to accept more data. Refer to the<br>description of the parallel port for the definition of this pin in<br>ECP and EPP mode. |
| 104     | SLIN#    | I/OOD <sub>12st5v</sub> | VCC | Output line for detection of printer selection. Refer to the description of the parallel port for the definition of this pin in ECP and EPP mode.                                                                         |
| 105     | INIT#    | I/OOD <sub>12st5v</sub> | VCC | Output line for the printer initialization. Refer to the description of the parallel port for the definition of this pin in ECP and EPP mode.                                                                             |
| 106     | ERR#     | IN <sub>st5v</sub>      | VCC | An active low input on this pin indicates that the printer has<br>encountered an error condition. Refer to the description of<br>the parallel port for the definition of this pin in ECP and EPP<br>mode.                 |





٠.

| · · · · · · · · · · · · · · · · · · · |      |                         |     |                                                                                                                                                                                                               |
|---------------------------------------|------|-------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 107                                   | AFD# | I/OOD <sub>12st5v</sub> | VCC | An active low output from this pin causes the printer to auto<br>feed a line after a line is printed. Refer to the description of<br>the parallel port for the definition of this pin in ECP and EPP<br>mode. |
| 108                                   | STB# | I/OOD <sub>12st5v</sub> | VCC | An active low output is used to latch the parallel data into the printer. Refer to the description of the parallel port for the definition of this pin in ECP and EPP mode.                                   |
| 109                                   | PD0  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 0. Refer to the description of the parallel port for the definition of this pin in ECP and EPP mode.                                                                               |
| 110                                   | PD1  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 1.                                                                                                                                                                                 |
| 111                                   | PD2  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 2.                                                                                                                                                                                 |
| 112                                   | PD3  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 3.                                                                                                                                                                                 |
| 113                                   | PD4  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 4.                                                                                                                                                                                 |
| 114                                   | PD5  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 5.                                                                                                                                                                                 |
| 115                                   | PD6  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 6.                                                                                                                                                                                 |
| 116                                   | PD7  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 7.                                                                                                                                                                                 |

#### 4.6 Hardware Monitor

| Pin No. | Pin Name     | Туре                         | PWR  | Description                                                                                                                                                                                                                                                                                                                            |
|---------|--------------|------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 93      | VIN6         | AIN                          | VDDA | Voltage input 6. This pin support OVP function, and default is disable.                                                                                                                                                                                                                                                                |
| 94      | VIN5         | AIN                          | VDDA | Voltage input 5. This pin support OVP function, and default is disable.                                                                                                                                                                                                                                                                |
| 95      | VIN4 (VDIMM) | AIN                          | VDDA | Voltage input 4 or VDIMM input used in AMD platform. The input voltage level for timing control usage must be over 1V after voltage divider.                                                                                                                                                                                           |
| 96      | VIN3 (VDDA)  | AIN                          | VDDA | Voltage input 3 or VDDA input used in AMD platform. The input voltage level for timing control usage must be over 1V after voltage divider.                                                                                                                                                                                            |
| 97      | VIN2 (VLDT)  | AIN                          | VDDA | Voltage input 2 or VLDT input used in AMD platform. The input voltage level for timing control usage must be over 1V after voltage divider.                                                                                                                                                                                            |
| 98      | VIN1 (Vcore) | AIN                          | VDDA | Voltage Input for Vcore. The input voltage level for timing control usage must be over 0.7V.                                                                                                                                                                                                                                           |
| 21      | FANIN1       | IN <sub>st5v</sub>           | VCC  | Fan 1 tachometer input.                                                                                                                                                                                                                                                                                                                |
| 22      | FANCTL1      | OOD <sub>12-5v</sub><br>AOUT | VCC  | Fan 1 control output. It is also a trap pin to select a PWM or a DAC output, except being an output pin. It defaults to be a voltage output by pulling down internally. It is set as a PWM output as connected a 4.7K resistor and pulled high to 3.3V. The PWM output frequency can be programmed to 220Hz for LCD backlight control. |
| 23      | FANIN2       | IN <sub>st5v</sub>           | VCC  | Fan 2 tachometer input.                                                                                                                                                                                                                                                                                                                |





٠.

| 24         FANCTL2         OOD <sub>12.50</sub><br>AOUT         VCC         DAC output, except being an output pin. It defaults to be voltage output by pulling down internally. It is set as a Pi output as connected a 4.7K resistor and pulled high to 3 The PVM output frequency can be programmed to 220 for LCD backlight control.           25         FANIN3         IN <sub>s15</sub> v         VCC         Fan 3 speed input. This function is selected by register setting.           26         FANCTL3         OOD <sub>12.50</sub><br>AOUT         VCC         Fan 3 speed input. This function is selected by register setting.           26         FANCTL3         OOD <sub>12.50</sub><br>AOUT         VCC         Fan 3 speed input. This function is selected by register setting.           26         FANCTL3         OOD <sub>12.50</sub><br>AOUT         VCC         Fan 3 speed input. This function.           26         FANCTL3         OOD <sub>12.50</sub><br>AOUT         VCC         Fan 3 speed input. This function.           26         FANCTL3         OOD <sub>12.50</sub><br>AOUT         VCC         Fan 3 speed input. This function.           26         FANCTL3         OOD <sub>12.50</sub><br>AOUT         VCC         Fan 3 speed input. This function.           27         TSL_CLK         I/OD <sub>12.50</sub><br>AOUT         VCC         Fan 3 speed input. This also a trap pin to select a PVM<br>DAC output by pulling down internally. It is set as a PI<br>output as connected a 4.7K resistor and pulled high to 2<br>for LCD backlight control.           57         TSL_CLK <th>ir</th> <th></th> <th>1</th> <th>1</th> <th></th> | ir |             | 1                                   | 1    |                                                                                                                                                                                                                                                                                                                                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------------|-------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25         GPI040         I/OOD <sub>12867</sub> VCC           26         FANIN3         IN <sub>8157</sub> VCC         Fan 3 speed input. This function is selected by register setting.           26         GPI041         I/OOD <sub>12867</sub> Default General Purpose IO. This pin default functic GPI0 function. Please take care the application if user w to implement FANCTL function.           26         FANCTL3         OOD <sub>12.67</sub> VCC         GPI041         I/OOD <sub>12.67</sub> 26         FANCTL3         OOD <sub>12.67</sub> VCC         Fan 3 control output. It is also a trap pin to select a PVM DAC output, except being an output pin. It defaults to voltage output by pulling down internally. It is set as a four to voltage output by pulling down internally. It is set as a four transmitter on the PVM output frequency can be programmed to 22 for LCD backlight control.           57         TSI_CLK         I/OD <sub>1257</sub> VSB           IBX_SCL         OD <sub>12</sub> VSB         PECI REQUEST signal. Selected by TIMING_OPI0 trap AMD TSI interface clock output. Selected by TIMING_GPI0 pin is set in GPI0 function (INTEL mode). PECI function be set by the register.           58         TSI_DAT         IL <sub>17</sub> /OD <sub>12</sub> VSB         Intel PECI Pardware monitor interface. When TIMING_GPI0 pin is in TIMING GPI0 pin is set in GPI0 function (INTEL mode). PECI function (INTEL mode). ISI function can be set by the register.           63         GPI014         I/OOD <sub>12.67</sub> VSB         General Pur                                                                                    | 24 | FANCTL2     | -                                   | VCC  | Fan 2 control output. It is also a trap pin to select a PWM or a DAC output, except being an output pin. It defaults to be a voltage output by pulling down internally. It is set as a PWM output as connected a 4.7K resistor and pulled high to 3.3V. The PWM output frequency can be programmed to 220Hz for LCD backlight control. |
| 25         FANIN3         IN <sub>s15</sub> v         VCC         Fan 3 speed input. This function is selected by register setting.           26         GPI041         I/OOD <sub>12at5v</sub> Default General Purpose IO. This pin default functio GPIO function. Please take care the application if user w to implement FANCTL function.           26         FANCTL3         OOD <sub>12-5v</sub> Default General Purpose IO. This pin default functio GPIO function. Please take care the application if user w to implement FANCTL function.           26         FANCTL3         OOD <sub>12-5v</sub> DAC output, except being an output pin. It defaults to voltage output by pulling down internally. It is set as a F output as connected a 4.7K resistor and pulled high to 2 for LCD backlight control.           757         TSI_CLK         I/OD <sub>12</sub> VSB           1BX_SCL         OD <sub>12</sub> VSB           1BX_SCL         OD <sub>12</sub> VSB           1BX_SDA         IL <sub>u</sub> /OD <sub>12</sub> VSB           1BX_SDA         IL <sub>u</sub> /OD <sub>12</sub> VSB           1BX_SDA         IL <sub>u</sub> /OD <sub>12-5v</sub> VSB           63         GPI014         I/OOD <sub>1245v</sub> VSB           67         OVT#         OD <sub>12-5v</sub> VSB           67         OVT#         OD <sub>12-5v</sub> VSB           67         OVT#         OD <sub>12-5v</sub> VSB           6                                                                                                                                                                                                                                                    |    | GPIO40      | I/OOD <sub>12ct5v</sub>             |      | -                                                                                                                                                                                                                                                                                                                                      |
| FANIN3         IN <sub>s15</sub> v         setting.           GPI041         I/OOD <sub>12857</sub> Setting.           26         GPI041         I/OOD <sub>12857</sub> 26         FANCTL3         OOD <sub>12.67</sub> AOUT         VCC         Fa 3 control output. It is also a trap pin to select a PWM DAC output, except being an output pin. It defaults to voltage output by pulling down internally. It is set as a F output as connected a 4.7K resistor and pulled high to 3 The PWM output frequency can be programmed to 22 for LCD backlight control.           57         TSI_CLK         I/OD <sub>1257</sub> 1BX_SCL         OD <sub>12</sub> VSB           BECI         ILv/OD <sub>1257</sub> VSB           1BX_SCL         OD <sub>12</sub> VSB           FECI         ILv/OD <sub>1257</sub> VSB           1BX_SDA         ILv/OD <sub>12</sub> VSB           1BX_SDA         ILv/OD <sub>12</sub> VSB           1BX_SDA         ILv/OD <sub>12</sub> VSB           63         GPI014         I/OOD <sub>12.697</sub> VSB           63         GPI014         I/OOD <sub>12.697</sub> VSB           67         OVT#         OD <sub>12.697</sub> VSB           67         OVT#         OD <sub>12.697</sub> VSB           79         PME#         OD <sub>12.697</sub> VSB </td <td>25</td> <td>011010</td> <td>11 0 0 0 125150</td> <td>VCC</td> <td>· · · · · · · · · · · · · · · · · · ·</td>                                                                                                                                                                                                                                                                          | 25 | 011010      | 11 0 0 0 125150                     | VCC  | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                  |
| 26         GPI041         I/OOD <sub>12stov</sub> GPIO function. Please take care the application if user w<br>to implement FANCTL function.           26         FANCTL3         OOD <sub>12-5v</sub><br>AOUT         VCC         Fan 3 control output. It is also a trap pin to select a PWM<br>DAC output, except being an output pin. It defaults to<br>voltage output by pulling down internally. It is set as a F<br>output as connected a 4.7K resistor and pulled high to 3<br>The PWM output frequency can be programmed to 22<br>for LCD backlight control.           57         TSI_CLK         I/OD <sub>12</sub> VSB           1BX_SCL         OD <sub>12</sub> VSB           1BX_SCL         OD <sub>12</sub> VSB           PECI         IL <sub>U</sub> /OD <sub>125v</sub> VSB           58         TSI_DAT         IL <sub>U</sub> /OD <sub>12</sub> 58         TSI_DAT         IL <sub>U</sub> /OD <sub>12</sub> 63         GPI014         I/OD <sub>12-5v</sub> 63         GPI014         I/OD <sub>12-5v</sub> 63         GPI014         I/OD <sub>12-5v</sub> 67         OVT#         OD <sub>12-5v</sub> 79         PME#         OD <sub>12-5v</sub> 79         PME#         OD <sub>12-5v</sub> 79         PME#         OD <sub>12-5v-u47k</sub>                                                                                                                                                                                                                                                                                                                                                                                                                        | 20 | FANIN3      | IN <sub>st5v</sub>                  | 100  |                                                                                                                                                                                                                                                                                                                                        |
| 26       FANCTL3       OOD12.5v<br>AOUT       DAC output, except being an output pin. It defaults to voltage output by pulling down internally. It is set as a F output as connected a 4.7K resistor and pulled high to 3 The PVM output frequency can be programmed to 22 for LCD backlight control.         7       PECI_REQ#       OD12       PECI REQUEST signal. Selected by TIMING_GPIO trap AMD TSI interface clock output. Selected by TIMING_G it rap pin.         57       TSI_CLK       I/OD125v       VSB       PECI REQUEST signal. Selected by TIMING_GPIO trap AMD TSI interface clock output. Selected by TIMING_GPIO trap is set in GPIO function (INTEL mode). PECI function is set in GPIO function (INTEL mode). PECI function be set by the register.         58       TSI_DAT       ILv/OD12       VSB       Intel PECI hardware monitor interface. When TIMING_GPIO pin i in TIMING function (AMD mode). TSI function can be set by the register.         63       GPIO14       I/OOD1225v       VSB       General Purpose IO. GPIO function is selected by register.         63       GPIO14       I/OOD125v       VSB       General Purpose IO. GPIO function is selected by register.         79       PME#       OD12.5v       VSB       Over temperature signal output.         79       PME#       OD12.5v       VSB       Over temperature signal output.         79       PME#       OD12.5v       VSB       Over temperature signal allows the peripheral to request the system to wake up from the S3 state.    <                                                                                                                                             |    | GPIO41      | I/OOD <sub>12st5v</sub>             |      | Default General Purpose IO. This pin default function is<br>GPIO function. Please take care the application if user wants<br>to implement FANCTL function.                                                                                                                                                                             |
| 57       TSI_CLK       I/OD125v       VSB       AMD TSI interface clock output. Selected by TIMING_G trap pin.         1BX_SCL       OD12       INTEL IBEX PEAK platform hardware monitor interface clock output. Selected by register.         PECI       ILv/OD8-S1       Intel PECI hardware monitor interface. When TIMING_G pin is set in GPIO function (INTEL mode). PECI function be set by the register.         58       TSI_DAT       ILv/OD12       VSB         IBX_SDA       ILv/OD12       VSB       AMD TSI interface data input. When TIMING_GPIO pin i in TIMING function (AMD mode). TSI function can be set by the register.         IBX_SDA       ILv/OD12       VSB       INTEL IBEX PEAK platform hardware monitor interface in When TIMING_GPIO pin is in TIMING function (AMD mode). TSI function can be set by the register.         63       GPIO14       I/OOD12:5v       VSB       Watch dog timer signal output.         64       GPIO14       I/OOD12:5v       VSB       Watch dog timer signal output.         67       OVT#       OD12:5v       VSB       Over temperature signal output.         67       OVT#       OD12:5v       VSB       Generated PME event. It supports the PCI PME# interfa<br>This signal allows the peripheral to request the system to<br>wake up from the S3 state.                                                                                                                                                                                                                                                                                                                                                                 | 26 | FANCTL3     |                                     | VCC  | Fan 3 control output. It is also a trap pin to select a PWM or a DAC output, except being an output pin. It defaults to be a voltage output by pulling down internally. It is set as a PWM output as connected a 4.7K resistor and pulled high to 3.3V. The PWM output frequency can be programmed to 220Hz for LCD backlight control. |
| 57       ISI_CLK       I/OD125v       VSB       trap pin.         IBX_SCL       OD12       INTEL IBX PEAK platform hardware monitor interface of output. Selected by register.         PECI       ILv/OD8-S1       Intel PECI hardware monitor interface. When TIMING_OPI pin is set in GPIO function (INTEL mode). PECI function be set by the register.         58       TSI_DAT       ILv/OD12       VSB       Intel PECI hardware monitor interface. When TIMING_OPI pin is set in GPIO function (INTEL mode). PECI function be set by the register.         58       TSI_DAT       ILv/OD12       VSB       Intel PECI hardware monitor interface data input. When TIMING_GPIO pin i in TIMING function (AMD mode). TSI function can be set the register.         IBX_SDA       ILv/OD12       VSB       INTEL IBX PEAK platform hardware monitor interface in When TIMING_GPIO pin is set in GPIO function (INTEL mode). IBX function can be set by the register.         63       WDTRST#       OD12-5v       VSB       Watch dog timer signal output.         63       GPIO14       I/OOD12-5v       VSB       Over temperature signal output.         67       OVT#       OD12-5v       VSB       Over temperature signal output.         79       PME#       OD12-5v-u47k       VSB       Over temperature signal output.         79       PME#       OD12-5v-u47k       VSB       Generated PME event. It supports the PCI PME# interfa                                                                                                                                                                                                                                             |    | PECI_REQ#   | OD <sub>12</sub>                    |      | PECI REQUEST signal. Selected by TIMING_GPIO trap pin.                                                                                                                                                                                                                                                                                 |
| IBX_SCL       OD12       ITTEL IBEX PEAK platform hardware monitor interface of output. Selected by register.         PECI       ILv/OD8-S1       Intel PECI hardware monitor interface. When TIMING_C         58       TSI_DAT       ILv/OD12       VSB         IBX_SDA       ILv/OD12       VSB       AMD TSI interface data input. When TIMING_GPIO pin i in TIMING function (AMD mode). TSI function can be set the register.         1BX_SDA       ILv/OD12       VSB       INTEL IBEX PEAK platform hardware monitor interface in When TIMING_GPIO pin is set in GPIO function (INTEL mode). TSI function can be set the register.         63       WDTRST#       OD12-5v       VSB         63       GPIO14       I/OOD12-5v       VSB         67       OVT#       OD12-5v       VSB       Over temperature signal output.         79       PME#       OD12-5v-u47k       VSB       Generated PME event. It supports the PCI PME# interfa         79       PME#       OD12-5v-u47k       VSB       Generated PME event. It supports the system to wake up from the S3 state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 57 | TSI_CLK     | I/OD <sub>125v</sub>                | VSB  | AMD TSI interface clock output. Selected by TIMING_GPIO trap pin.                                                                                                                                                                                                                                                                      |
| PECI       ILv/OD8-S1         58       TSI_DAT         IBX_SDA       ILv/OD12         VSB       MD TSI interface data input. When TIMING_GPIO pin i<br>in TIMING function (AMD mode). TSI function can be set<br>the register.         IBX_SDA       ILv/OD12         WDTRST#       OD12-5v         GPIO14       I/OOD12st5v         G7       OVT#         OD12-5v       VSB         General Purpose IO. GPIO function is selected by regist<br>setting         79       PME#         OD12-5v-u47k       VSB         OD12-5v-u47k       VSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    | IBX_SCL     | OD <sub>12</sub>                    |      | INTEL IBex PEAK platform hardware monitor interface clock                                                                                                                                                                                                                                                                              |
| 58       TSI_DAT       ILV/OD12       VSB       in TIMING function (AMD mode). TSI function can be set the register.         IBX_SDA       ILV/OD12       VSB       INTEL IBex PEAK platform hardware monitor interface in When TIMING_GPIO pin is set in GPIO function (INTEL mode). IBX function can be set by the register.         63       WDTRST#       OD12-5v       Watch dog timer signal output.         63       GPIO14       I/OOD12st5v       VSB       General Purpose IO. GPIO function is selected by regist setting         67       OVT#       OD12-5v       VSB       Over temperature signal output.         79       PME#       OD12-5v-u47k       VSB       Generated PME event. It supports the PCI PME# interfa         79       PME#       OD12-5v-u47k       VSB       This signal allows the peripheral to request the system to wake up from the S3 state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    | PECI        | I <sub>Lv</sub> /O <sub>D8-S1</sub> |      | Intel PECI hardware monitor interface. When TIMING_GPIO pin is set in GPIO function (INTEL mode). PECI function can be set by the register.                                                                                                                                                                                            |
| IBX_SDA       ILv/OD12       When TIMING_GPIO pin is set in GPIO function (INTEL mode). IBX function can be set by the register.         63       WDTRST#       OD12-5v       Watch dog timer signal output.         63       GPIO14       I/OOD12st5v       VSB       General Purpose IO. GPIO function is selected by regist setting         67       OVT#       OD12-5v       VSB       Over temperature signal output.         79       PME#       OD12-5v-u47k       VSB       Generated PME event. It supports the PCI PME# interfa<br>This signal allows the peripheral to request the system to<br>wake up from the S3 state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 58 | TSI_DAT     | I <sub>Lv</sub> /OD <sub>12</sub>   | VSB  | AMD TSI interface data input. When TIMING_GPIO pin is set<br>in TIMING function (AMD mode). TSI function can be set by<br>the register.                                                                                                                                                                                                |
| 63       GPI014       I/OOD <sub>12st5v</sub> VSB       General Purpose IO. GPIO function is selected by regist setting         67       OVT#       OD <sub>12-5v</sub> VSB       Over temperature signal output.         79       PME#       OD <sub>12-5v-u47k</sub> VSB       Generated PME event. It supports the PCI PME# interfa         79       PME#       OD <sub>12-5v-u47k</sub> VSB       This signal allows the peripheral to request the system to wake up from the S3 state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |    | IBX_SDA     | $I_{Lv}/OD_{12}$                    |      | INTEL IBex PEAK platform hardware monitor interface input.<br>When TIMING_GPIO pin is set in GPIO function (INTEL<br>mode). IBX function can be set by the register.                                                                                                                                                                   |
| GPIO14     I/OOD <sub>12st5v</sub> Setting       67     OVT#     OD <sub>12-5v</sub> VSB     Over temperature signal output.       79     PME#     OD <sub>12-5v-u47k</sub> VSB     Generated PME event. It supports the PCI PME# interfa       79     PME#     OD <sub>12-5v-u47k</sub> VSB     This signal allows the peripheral to request the system to wake up from the S3 state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    | WDTRST#     | OD <sub>12-5v</sub>                 |      | Watch dog timer signal output.                                                                                                                                                                                                                                                                                                         |
| 67       OVT#       OD <sub>12-5v</sub> VSB       Over temperature signal output.         79       PME#       OD <sub>12-5v-u47k</sub> VSB       Generated PME event. It supports the PCI PME# interfa         79       PME#       OD <sub>12-5v-u47k</sub> VSB       This signal allows the peripheral to request the system to wake up from the S3 state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 63 | GPIO14      | I/OOD <sub>12st5v</sub>             | VSB  | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                                                                                                      |
| 79     PME#     OD <sub>12-5v-u47k</sub> VSB     Generated PME event. It supports the PCI PME# interfa       79     PME#     OD <sub>12-5v-u47k</sub> VSB     This signal allows the peripheral to request the system to wake up from the S3 state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 67 | OVT#        | OD <sub>12-5v</sub>                 | VSB  |                                                                                                                                                                                                                                                                                                                                        |
| 79     PME#     OD <sub>12-5v-u47k</sub> VSB     This signal allows the peripheral to request the system to wake up from the S3 state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    |             |                                     |      | Generated PME event. It supports the PCI PME# interface.                                                                                                                                                                                                                                                                               |
| Thermal diode/transistor temperature sensor input for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 79 | PME#        | OD <sub>12-5v-u47k</sub>            | VSB  | This signal allows the peripheral to request the system to                                                                                                                                                                                                                                                                             |
| 89 D3+(System) AIN VDDA system use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 89 | D3+(System) | AIN                                 | VDDA | Thermal diode/transistor temperature sensor input for                                                                                                                                                                                                                                                                                  |
| 90 D2+ AIN VDDA Thermal diode/transistor temperature sensor input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 90 | D2+         | AIN                                 | VDDA | -                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |             |                                     |      | CPU thermal diode/transistor temperature sensor input. This                                                                                                                                                                                                                                                                            |
| 92 VREF AOUT VDDA Voltage sensor output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 92 | VREF        | AOUT                                | VDDA | · ·                                                                                                                                                                                                                                                                                                                                    |

\_\_\_\_\_



٠.

#### **4.7 ACPI Function Pins**

| Pin No. | Pin Name  | Туре                         | PWR | Description                                                                                                                       |
|---------|-----------|------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------|
|         | GPIO10    | I/OOD <sub>12st5v</sub>      |     | Default General Purpose IO. GPIO function is selected by register setting                                                         |
| 59      | PCI_RST4# | O <sub>12-5v</sub>           | VSB | It is an output buffer of LRESET#. This function is selected by register setting.                                                 |
|         | IBX_SCL   | I/OD <sub>125v</sub>         |     | INTEL IBex PEAK platform hardware monitor interface clock output. This function is selected by register setting.                  |
|         | GPIO11    | I/OOD <sub>12st5</sub>       |     | Default General Purpose IO.                                                                                                       |
| 60      | PCI_RST5# | O <sub>12-5v</sub>           | VSB | It is an output buffer of LRESET#. This function is selected by register setting.                                                 |
|         | IBX_SDA   | I/OD <sub>125v</sub>         |     | INTEL IBex PEAK platform hardware monitor interface input.<br>This function is selected by register setting.                      |
|         | GPIO12    | I/OOD <sub>12st5v</sub>      |     | Default General Purpose IO.                                                                                                       |
| 0.1     | RSTCON#   | IN <sub>st5v</sub>           |     | Reset button input. This function is selected by register setting.                                                                |
| 61      | FANCTL1   | OOD <sub>12-5v</sub><br>AOUT | VSB | Fan 1 control output. This pin provides PWM duty-cycle output or a voltage output. This function is selected by register setting. |
|         | GPIO15    | I/OOD <sub>12st5v</sub>      |     | Default General Purpose IO.                                                                                                       |
| 64      | LED_VSB   | OD <sub>12-5v</sub>          | VSB | Power LED for VSB. This function is selected by register setting.                                                                 |
|         | ALERT#    | OD <sub>12-5v</sub>          |     | Alert a signal when temperature over limit setting. This function is selected by register setting.                                |
|         | GPIO16    | I/OOD <sub>12st5v</sub>      |     | Default General Purpose IO.                                                                                                       |
| 65      | LED_VCC   | OD <sub>12-5v</sub>          | VSB | Power LED for VCC. This function is selected by register setting.                                                                 |
| 00      | CPU_PWRGD | OD <sub>12-5v</sub>          |     | CPU Power Good signal output<br>(Detected by VIN1~VIN4 level good)                                                                |
| 66      | GPIO17    | I/OOD <sub>12st5v</sub>      | VSB | General Purpose IO. GPIO function is selected by register setting                                                                 |
| 74      | PCIRST1#  | OD <sub>12-5v</sub>          | VSB | It is an output buffer of LRESET#.                                                                                                |
| 75      | PCIRST2#  | O <sub>12-5v</sub>           | VSB | It is an output buffer of LRESET#.                                                                                                |
| 76      | PCIRST3#  | O <sub>12-5v</sub>           | VSB | It is an output buffer of LRESET#.                                                                                                |
| 77      | S5#       | IN <sub>st5v-u47k</sub>      | VSB | S5# signal input.                                                                                                                 |
|         | ATXPG_IN  | IN <sub>st5v</sub>           |     | ATX Power Good input.                                                                                                             |
| 78      | GPIO44    | I/OOD <sub>12st5v</sub>      | VSB | General Purpose IO. GPIO function is selected by register setting.                                                                |
|         | PWSIN#    | IN <sub>ts5v</sub>           | VSB | Main power switch button input.                                                                                                   |
| 80      | GPIO45    | I/OOD <sub>12st5v</sub>      |     | General Purpose IO. GPIO function is selected by register setting.                                                                |
| 81      | PWSOUT#   | OD <sub>12-5v-u47k</sub>     | VSB | Panel Switch Output. This pin is low active and pulse output.<br>It is power on request output#.                                  |
|         | GPIO46    | I/OOD <sub>12st5v</sub>      |     | General Purpose IO. GPIO function is selected by register                                                                         |



•

|    |                                     |                         |                                                            | setting.                                                     |
|----|-------------------------------------|-------------------------|------------------------------------------------------------|--------------------------------------------------------------|
| 82 | S3#                                 | IN <sub>st5v-u47k</sub> | VSB                                                        | S3# Input is Main power on-off switch input.                 |
|    | PS_ON#                              | OD <sub>12-5v</sub>     |                                                            | Power supply on-off control output. Connect to ATX power     |
| 83 |                                     |                         | VSB                                                        | supply PS_ON# signal.                                        |
|    | GPIO47                              | I/OOD <sub>12st5v</sub> |                                                            | General Purpose IO. GPIO function is selected by register    |
|    | GF1047                              | 1/OOD <sub>12st5v</sub> |                                                            | setting.                                                     |
| 04 |                                     |                         |                                                            | PWROK function, It is power good signal of VCC, which is     |
| 84 | PWOK                                | OD <sub>12-5v</sub>     | VBAT                                                       | delayed 400ms (default) as VCC arrives at 2.8V.              |
|    |                                     |                         |                                                            | Resume Reset# function, It is power good signal of VSB,      |
|    |                                     | 0.5                     |                                                            | which rises delayed 66ms as VSB arrives at 2.8V and falls as |
| 85 | 85 RSMRST# OD <sub>12-5v-u10k</sub> | VBAT                    | VSB drops to 2.6V. There is an option to set RSMRST# rises |                                                              |
|    |                                     |                         |                                                            | at 3.05V and falls at 2.95V.                                 |
|    |                                     |                         |                                                            | Case Open Detection #. This pin is connected to a specially  |
| 87 | COPEN#                              | IN <sub>st5v</sub>      | VBAT                                                       | designed low power CMOS flip-flop backed by the battery for  |
|    |                                     |                         |                                                            | case open state preservation during power loss.              |

### 4.8 Power Saving and Others

| Pin No. | Pin Name    | Туре                    | PWR | Description                                                                                                                                                                                                                                                                  |
|---------|-------------|-------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 42      | EVENT_IN#   | IN <sub>ts5v</sub>      | VSB | Wake-up event input. The signal input wakes the system up from the sleep state.                                                                                                                                                                                              |
| 43      | CTRL0#      | OD <sub>12</sub>        | VSB | Standby power rail control pin 0. This pin controls an external PMOS to turn on or off the standby power rail. In the S5 state, the default is set to 1 to cut off the standby power rail.                                                                                   |
| 44      | CTRL1#      | OD <sub>12</sub>        | VSB | Standby power rail control pin 1. This pin controls an external PMOS to turn on or off the standby power rail. In the S5 state, the default is set to 1 to cut off the standby power rail.                                                                                   |
| 46      | TIMING_3    | OD <sub>12-5v</sub>     | VSB | Active high. Timing sequence 3 of power on/off sequence pins. The external pull high resistor is required. (Detected by VIN3 level good)                                                                                                                                     |
|         | GPIO00      | I/OOD <sub>12st5v</sub> |     | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                                            |
| 47      | TIMING_4    | OD <sub>12-5v</sub>     | VSB | Active high. Timing sequence 4 of power on/off sequence pins. The external pull high resistor is required. (Detected by VIN1 level good)                                                                                                                                     |
|         | GPIO01      | I/OOD <sub>12st5v</sub> |     | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                                            |
| 49-51   | GPIO[63:65] | I/OOD <sub>12t</sub>    | VSB | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                                            |
| 52      | TIMING_GPIO | IN <sub>st5v-u47k</sub> | VSB | This pin is timing sequence or GPIO trap pin to set function<br>of pin 46, 47, 53, 54. It is defaulted to the timing function by<br>connecting a 47K resistor and pulling high to 3.3V internally.<br>It will be set as GPIO function if this pin is connected to<br>ground. |
| 53      | TIMING_2    | OD <sub>12-5v</sub>     | VSB | Active high. Timing sequence 2 of power on/off sequence pins. The external pull high resistor is required.                                                                                                                                                                   |





|    |                 |                         |     | F71869E                                                                                                                                                                                                                                                                   |
|----|-----------------|-------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                 |                         |     | (Detected by VIN4 level good)                                                                                                                                                                                                                                             |
|    | GPIO02          | I/OOD <sub>12st5v</sub> |     | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                                         |
| 54 | TIMING_1        | OD <sub>12-5v</sub>     | VSB | Active high. Timing sequence 1 of power on/off sequence<br>pins. The external pull high resistor is required.<br>(Output detected by VCCOK(VDDOK) level good, ref Figure 14)                                                                                              |
|    | GPIO03          | I/OOD <sub>12st5v</sub> |     | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                                         |
| 55 | ST2             | OD <sub>12</sub>        | VSB | Status Pin2 for S0#/S3#/S5# states application. (Default function)<br>In S0# $\rightarrow$ ST2 pin status is Tri-state.<br>In S3# $\rightarrow$ ST2 pin status is Low level.<br>In S5# $\rightarrow$ ST2 pin status is Tri-state, and can be programmed Low level.        |
|    | SLOTOCC#        | IN <sub>st5v</sub>      |     | CPU SLOTOCC# input.                                                                                                                                                                                                                                                       |
|    | GPIO04          | OD <sub>12-5v</sub>     |     | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                                         |
| 56 | ST1             | OD <sub>12</sub>        | VSB | Status Pin1 for S0#/S3#/S5# states application. (Default function)<br>In S0# $\rightarrow$ ST1 pin status is Tri-state.<br>In S3# $\rightarrow$ ST1 pin status is Low level.<br>In S5# $\rightarrow$ ST1 pin status is Tri-state.                                         |
|    | GPIO05          | I/OOD <sub>12st5v</sub> |     | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                                         |
| 62 | ATX_<br>PWRGDSW | OD <sub>24-5v</sub>     | VSB | <ul> <li>ATX_PWRGDSW for S0#/S3#/S5# states application.</li> <li>In S0# → ATX_PWRGDSW pin status is Low-state.</li> <li>In S3# → ATX_PWRGDSW pin status is Tri-state.</li> <li>In S5# → ATX_PWRGDSW pin status is Tri-state, and can be programmed Low-state.</li> </ul> |
|    | GPIO13          | I/OOD <sub>24st5v</sub> |     | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                                         |
|    | BEEP            | OD <sub>24-5v</sub>     |     | Beep pin.                                                                                                                                                                                                                                                                 |

#### **4.9 KBC Function**

| Pin No. | Pin Name | Туре                     | PWR | Description                                                                                            |
|---------|----------|--------------------------|-----|--------------------------------------------------------------------------------------------------------|
| 40      | KBRST#   | OD <sub>16-5v-u10k</sub> | VCC | Keyboard reset. This pin is high after system reset. Internal pull high 3.3V with 10k ohms. (KBC P20)  |
| 41      | GA20     | OD <sub>16-5v-u10k</sub> | VCC | Gate A20 output. This pin is high after system reset. Internal pull high 3.3V with 10k ohms. (KBC P21) |
| 69      | KDATA    | I/OD <sub>16st5V</sub>   | VSB | Keyboard Data.                                                                                         |
| 70      | KCLK     | I/OD <sub>16st5V</sub>   | VSB | Keyboard Clock.                                                                                        |
| 71      | MDATA    | I/OD <sub>16st5V</sub>   | VSB | PS2 Mouse Data.                                                                                        |
| 72      | MCLK     | I/OD <sub>16st5V</sub>   | VSB | PS2 Mouse Clock.                                                                                       |





# 5. Functional Description

#### 5.1 **Power Trap Operation**

The F71869E provides four pins for power on hardware strapping to select functions. There is a form to describe how to set the functions you want.

| Pin No. | Symbol          | Value                           | Description                                                             |  |
|---------|-----------------|---------------------------------|-------------------------------------------------------------------------|--|
| 52      | TIMING_GPIO     | 1                               | Set pin 46, 47, 53, 54 as timing sequence output (Default)              |  |
|         |                 | 0                               | Set pin 46, 47, 53, 54 as GPIO                                          |  |
| 121     | FAN40_100       | 1                               | Power on Fan speed default duty is 40% (PWM) (Default)                  |  |
|         |                 | 0                               | Power on Fan speed default duty is 100%(PWM)                            |  |
| 104     |                 | 1                               | Configuration Register I/O port is 4E/4F. (Default)                     |  |
| 124     | 124 Config4E_2E | 0                               | Configuration Register I/O port is 2E/2F.                               |  |
| 22      | FANCTL1         | 1                               | FANCTRL1 is PWM mode. Connect a 4.7K resistor<br>and pull high to 3.3V. |  |
|         |                 | 0                               | FANCTLR1 is DAC mode. (Default)                                         |  |
| 24      | FANCTL2         | 1                               | FANCTRL2 is PWM mode. Connect a 4.7K resistor and pull high to 3.3V.    |  |
|         | 0               | FANCTLR2 is DAC mode. (Default) |                                                                         |  |
| 26      | FANCTL3         | 1                               | FANCTRL3 is PWM mode. Connect a 4.7K resistor and pull high to 3.3V.    |  |
|         |                 | 0                               | FANCTLR3 is DAC mode. (Default)                                         |  |

Table1. Power on trap configuration

#### 5.2 Hardware Monitor

For the 8-bit ADC has the 8mv LSB, the maximum input voltage of the analog pin is 2.048V. Therefore the voltage under 2.048V (ex: 1.5V) can be directly connected to these analog inputs. The voltage higher than 2.048V should be reduced by a factor with external resistors so as to obtain the input range. Only 3VCC/VSB/VBAT is an exception for it is main power of the F71869E. Therefore 3VCC/VSB/VBAT can directly connect to this chip's power pin and need no external resistors. There are two functions in this pin with 3.3V. The first function is to supply internal analog power of the F71869E and the second function is that voltage with 3.3V is connected to internal serial resistors to monitor the +3.3V voltage. The internal serial resistors are two 150K ohm, so that the internal reduced voltage is half of +3.3V.

There are four voltage inputs in the F71869E and the voltage divided formula is shown as follows:





$$VIN = V_{+12V} \times \frac{R_2}{R_1 + R_2} \qquad w$$

where  $V_{+12V}$  is the analog input voltage, for example.

If we choose R1=27K, R2=5.1K, the exact input voltage for V+12v will be 1.907V, which is within the tolerance. As for application circuit, it can be refer to the figure shown as follows.



Figure 2. Hardware monitor configuration

The F71869E monitors three remote temperature sensors. These sensors can be measured from -40°C to 127°C. More detail please refer register description.

| Manufacturer | Model Number   |  |  |  |  |
|--------------|----------------|--|--|--|--|
| Panasonic    | 2SB0709 2N3906 |  |  |  |  |
| Philips      | PMBT3906       |  |  |  |  |

Table 3. Remote-sensor transistor manufacturers





#### 5.2.1 Table Range:

| Temperature | Digital Output |
|-------------|----------------|
| -40°C       | 1101 1000      |
| -1°C        | 1111 1111      |
| 1°C         | 0000 0001      |
| 90°C        | 0101 1010      |
| 127°C       | 0111 1111      |
| Open        | 1000 0000      |

Table 4. Display range is from -40°C to 127°C in 2's complement format.

#### 5.2.2 Monitor Temperature from "Thermistor"

The F71869E can connect three thermistors to measure environment temperature or remote temperature. The specification of thermistor should be considered to (1)  $\beta$  value is 3435K (2) resistor value is 10K ohm at 25°C. In the Figure 2, the thermistor is connected by a serial resistor with 10K ohm, then being connected to VREF.

#### 5.2.3 Monitor Temperature from "Thermal diode"

Also, if the CPU, GPU or external circuits provide thermal diode for temperature measurement, the F71869E is capable to these situations. The build-in reference table is for PNP 2N3906 transistor. In the Figure 2, the transistor is directly connected into temperature pins.

#### 5.2.4 ADC Noise Filtering

The ADC is integrating type with inherently good noise rejection. Micro-power operation places constraints on high-frequency noise rejection; therefore, careful PCB board layout and suitable external filtering are required for high-accuracy remote measurement in electronically noisy environment. High frequency EMI is best filtered at D+ and D- with an external 2200pF capacitor. Too high capacitance may introduce errors due to the rise time of the switched current source. Nearly all noise sources tested cause the ADC measurement to be higher than the actual temperature, depending on the frequency and amplitude.

#### 5.2.5 Monitor Temperature from "SMBus device"

F71869E provides SMBus block read/write compatible Platform Control Hub (PCH) EC SMBus protocol, and provides byte read/write protocol to read CPU and chipset thermal temperature information. For byte read /write protocol, F71869E supports 4-suit device address to read or write from device information. For block read/write, F71869E support 1 suits device address and maximum





17 byte count for read protocol to read from device information, and 4 byte count for write protocol to write information to device.

#### 5.2.6 Monitor Temperature from "PECI"

F71869E support Intel PECI1.1/PECI3.0/PECI\_Request/PECI\_Available interfaces to read temperature from PECI device.

#### 5.2.7 Temperature OVT# Signal

There is a mode of temperature (t1 to t4) OVT function, and refer t1 to t4 temperature in the below Figure.

Over temperature event will trigger OVT# that shown as figure 3. In hysteresis mode, when monitored temperature exceeds the high temperature threshold value, OVT# will be asserted until the temperature goes below the hysteresis temperature.



#### 5.2.8 Temperature PME#

PME# interrupt for temperature is shown as figure 4. Temperature exceeding high limit (low limit) or going below high hysteresis (low hysteresis) will cause an interrupt if the previous interrupt has been reset by writing "1" all the interrupt Status Register.







\*Interrupt Reset when Interrupt Status Registers are written 1

Figure 4 Hysteresis mode illustration

#### 5.2.9 Fan Speed Count

Inputs are provided by the signals from fans equipped with tachometer outputs. The level of these signals should be set to TTL level, and maximum input voltage cannot be over 5V. If the input signals from the tachometer outputs are over the 5V, the external trimming circuit should be added to reduce the voltage to obtain the input specification.

Determine the fan counter according to:

$$Count = \frac{1.5 \times 10^6}{RPM}$$

In other words, the fan speed counter has been read from register, the fan speed can be evaluated by the following equation. As for fan, it would be best to use 2 pulses tachometer output per round.

$$RPM = \frac{1.5 \times 10^6}{Count}$$

As the register description of datasheet, the parameter "Count" register provides 12-bit resolution for RPM counting. In Fintek design, the value of parameter "Count" is from 4096 ~ 64 (5 bit filter). Therefore the RPM measure capability is from 366 ~ 23438 rpm.

Above example is for 2 pulses tachometer (Normal 4 Phases fan) output per round. If you use 8 Phases fan, means output 4 pulses per round. The RPM measure capability is from 183 ~ 11719 rpm.

#### 5.2.10 Fan Speed Control

The F71869E provides 2 fan speed control methods: one is DAC FAN control and the other is PWM





duty cycle.

1. DAC Fan Control

The range of DC output is 0~3.3V, controlled by 8-bit register. 1 LSB is about 0.013V. The output DC voltage is amplified by external OP circuit, thus to reach maximum FAN OPERATION VOLTAGE, 12V. The output voltage will be given as followed:



And the suggested application circuit for DAC fan control would be:



Figure 5 DAC fan control application circuit

2. PWM duty Fan Control

The duty cycle of PWM can be programmed by a 8-bit register. The default duty cycle is set to 100%, that is, the default 8-bit registers is set to FFh. The expression of duty can be represented as follows.



Figure 6 +12/5V PWM fan control application circuit



#### 5.2.11 Fan Speed Control Mechanism

There are some modes to control fan speed and they are 1.Manual mode, 2.Stage auto mode 3. Linear auto mode. More detail, please refer the description of registers.

Each fan can be controlled by up to 8 kinds of temperature input. (1)D1+ temperature (2)D2+ temperature (3) D3+ temperature (4) PECI temperature (5) 4 suits SMBus master temperature. Please refer below structure diagram.

After the T0 ~T7 setting ready, select S1 ~ S4 temperature machine from T0 ~ T7, these 4-set temperature data are for maximum temperature comparison.



Figure 7 Relative temperature fan control

#### 1. Manual mode

For manual mode, it generally acts as software fan speed control.

#### 2. Stage auto mode

At this mode, the F71869E provides automatic fan speed control related to temperature variation of



CPU/GPU or the system. The F71869E can provide two temperature boundaries and three intervals, and each interval has its related fan speed PWM duty. All these values should be set by BIOS first. Take below figure as example. When temperature boundaries are set as 45 and 75°C and there are three intervals. The related desired fan speed for every interval is 40%, 80% and 100% (fixed). When the temperature is within 45~75'C, the fan speed will follow 80% PWM duty and that define in registers. It can be said that the fan will be turned on with a specific speed set by BIOS and automatically controlled with the temperature variation. The F71869E will take charge of all the fan speed control without software support.



Figure 8 Stage mode fan control illustration-1

Below is a sample for Stage auto mode:

Set temperature as 60°C, 40°C and Duty as 100%, 70%, 50%



Figure 9 Stage mode fan control illustration-2

- a. Once temp. is under 40°C, the lowest fan speed keeps 50% PWM duty
- b. Once temp. is over 40°C,60°C, the fan speed will vary from 70% to 100% PWM duty and increase with temperature
- c. Once temp. keeps in 55°C, fan speed keeps in 70% PWM duty
- d. If set the hysteresis as 3°C (default 4°C), once temp reduces under 57°C, fan speed reduces to 70% PWM duty and stays there.







#### 3. Linear auto mode

Otherwise, F71869E supports linear auto mode. Below has an example to describe this mode. More detail, please refer the register description.

Set temperature as 70°C, 40°C and Duty as 100%, 70%, 40%



- a. Once temp. is under 40°C, the lowest fan speed keeps 40% PWM duty
- b. Once temp. is over 40°C and under 70°C, the fan speed will vary from 40% to 70% PWM duty and linearly increase with temp. variation. The temp.-fan speed monitoring and flash interval is 1sec.
- c. Once temp. goes over 70°C, fan speed will directly increase to 100% PWM duty (full speed)
- d. If set the hysteresis as 5°C (default is 4°C), once temp reduces under 65°C (not 70°C), fan speed reduces from 100% PWM duty and decrease linearly with temp..



#### 5.2.12 Fan Speed Control with Multi-temperature.

F71869E supports Multi-temperature for one Fan control. This function works with linear auto mode can extend two linear slopes for one Fan control. As below graph shows, this machine can support more silence fan control in low temperature and high fan speed in high temperature segment. More detail setting please refers the registers.



1. **Ctup**, **Ctdn** Can be Programmed to 1, <sup>1</sup>/<sub>2</sub>, <sup>1</sup>/<sub>4</sub>, 0 2. **Ta** Can be Selected to the Same Temp. Source (Ex:T1)









#### 5.2.13FAN\_FAULT#

Fan\_Fault# will be asserted when the fan speed doesn't meet the expected fan speed within a programmable period (default is 11 seconds) or when fan stops with respect to PWM duty-cycle which should be able to turn on the fan. There are two conditions may cause the FAN\_FAULT# event. (1). When PWM\_Duty reaches 0xFF, the fan speed count can't reach the fan expected count in time.



Figure 11 FAN\_FAULT# event

(2). After the period of detecting fan full speed, PWM\_Duty > Min. Duty, fan count is still in 0xFFF.





#### 5.3 ACPI Function

The Advanced Configuration and Power Interface (ACPI) is a system for controlling the use of power in a computer. It lets computer manufacturer and user to determine the computer's power usage dynamically.

There are three ACPI states that are of primary concern to the system designer and they are designated S0, S3 and S5. S0 is a full-power state; the computer is being actively used in this state. The other two are called sleep states and reflect different power consumption when power-down. S3 is a state that the processor is powered down but the last procedural state is being stored in memory which is still active. S5 is a state that memory is off and the last procedural state of the processor has been stored to the hard disk. Take S3 and S5 as comparison, since memory is fast, the computer can quickly come back to full-power state. However, since the memory is off, S5 draws the minimal power comparing to S0 and S3.

It is anticipated that only the following state transitions may happen:

 $S0 \rightarrow S3$ ,  $S0 \rightarrow S5$ ,  $S5 \rightarrow S0$ ,  $S3 \rightarrow S0$  and  $S3 \rightarrow S5$ .

Among them, S3 $\rightarrow$ S5 is illegal transition and won't be allowed by state machine. It is necessary to enter S0 first in order to get to S5 from S3. As for transition S5 $\rightarrow$ S3 will occur only as an immediate state during state transition from S5 $\rightarrow$ S0. It isn't allowed in the normal state transition.

The below diagram described the timing, the always on and always off, keep last state could be set in control register. In keep last state mode, one register will keep the status of before power loss. If it is power on before power loss, it will remain power on when power is resumed, otherwise, if it is power off before power loss, it will remain power off when power is resumed.











Figure 13 Optional timing: Always on

#### PCI Reset and PWROK Signals

The F71869E supports 5 output buffers for 5 reset signals.



So far as the PWROK issue is as the figure above. PWROK is delayed 400ms (default) as VCC arrives 2.8V, and the delay timing can be programmed by register. An additional delay could be added to PWROK (0ms, 100ms, 200ms and 400ms). If RSTCION# and PCIRST4#/PCIRST5# are enabled, RSTCON# could be programmed to be asserted via PWROK or PCIRST4#/PCIRST5#.



#### 5.4 **Power Timing Control Sequence**

The F71869E offers 4 timing pins which are designed for AMD platform power sequence control including VDIMM, VDDA, Vcore, and VLDT (default) or other timing application purposes. All the timings on/off are relative to S3#/S5# and can be programmed by the register 0x0AF7. As shown in the below figure, the default timings of TIMING\_1~4 are displayed in blue lines, and all the timings are enabled in the S0 state except TIMING\_1. However, TIMING\_2~4 can be programmed to enable in the S3 state, and TIMING\_1 can also be programmed to disable in the S3 state, like the dotted blue line shown in the figure below.

VDDOK\_D400 is the PWROK delay timing from VDD3VOK. The default setting is that delay 400ms, there are 100ms, 200ms, and 300ms for option. It can be set in the register 0x0AF5.



Figure 14 Timing on/off sequence



۰.

#### 5.5 ST1, ST2 and ATX\_PWRGDSW Timing

The F71869E provides three additional timing switching pins which are named as ST1, ST2 and ATXPWRGDSW. They can be applied in the certain applications about power switch which depends on the ACPI states. The detail timing can be referred in the following diagrams. The default timing of ATX\_PWRGDSW in the S5 state is low, but it can be programmed high by the register 0x0AF6.



Figure 15 Timing chart of S5->S0->S3





Figure 16 Timing chart of S3->S0->S5

### 5.6 AMD TSI and Intel PECI 3.0 Function

The F71869E provides Intel PECI/AMD TSI interfaces for new generational CPU temperature sensing. In AMDSI interface, there are SIC and SID signals for temperature information reading from AMD CPU. The SIC signal is for clocking use, the other is for data transferring. More details, please refer register description.



Figure 17 AMD TSI typical application





In Intel PECI interface, the F71869E can connect to CPU directly. The F71869E can read the temperature data from CPU, than the fan control machine of F71869E can implement the Fan to cool down CPU temperature. The application circuit is as below.



Figure 18 INTEL PECI Typical Application

In Intel PECI 3.0 Spec., it's including below commands. The F71869E integrated most of those commands for future advantage application. More detail, please refer the register descriptions.

| F71869E<br>Support | PECI 3.0 Command<br>Name | PECI 1.0 Command<br>Name | Status                     |
|--------------------|--------------------------|--------------------------|----------------------------|
| V                  | Ping()                   | Ping()                   |                            |
| V                  | GetTemp()                | GetTemp()                |                            |
| V                  | GetDIB()                 |                          |                            |
| V                  | RdIAMSR()                |                          |                            |
| -                  | WrIAMSR()                |                          |                            |
| -                  | RdPCIConfigLocal()       |                          | Not Available in Mobile/DT |
| -                  | WrPCIConfigLocal()       |                          | Not Available in Mobile/DT |
| -                  | RdPCIConfig()            |                          | Not Available in Mobile/DT |
| -                  | WrPCIConfig()            |                          | Not Available in Mobile/DT |
| V                  | RdPkgConfig()            |                          |                            |
| V                  | WrPkgConfig()            |                          |                            |

### 5.7 EUP Power Saving Function

The two pins, CTRL0# and CTRL1#, which control the standby power rail on/off to fulfill the purpose which decreases the power consumption when the system in the sleep state or the soft-off state. These two pins connected to the external PMOSs and the defaults are high in the sleep state in order to cut off all the standby power rails to save the power consumption. If the system needs to support wake-up function, the two pins can be programmable to set which power rail is turned on. The programmable register is powered by battery. So, the setting is kept even the AC power is lost when the register is set. At the power saving state (FINTEK calls it G3-like state), the F71869E consumes 5VSB power rail only to realize a low power consumption system. Below is EuP function's timing graphs.











۰.



Boot From VSB5V AC lost & always on





### PWROK



- 1. VCCOK delay 100/200/300/400ms (default)
- 2. Delay 100~120ms
- 3. Delay 1ms
- 4. Extra delay: 0 (default) /100/200/400ms



## 6. Register Description

The configuration register is used to control the behavior of the corresponding devices. To configure the register, using the index port to select the index and then writing data port to alter the parameters. The default index port and data port are 0x4E and 0x4F respectively. Pull down the SOUT1 pin to change the default value to 0x2E/0x2F. To enable configuration, the entry key 0x87 must be written to the index port. To disable configuration, write exit key 0xAA to the index port. Following is a example to enable configuration and disable configuration by using debug.

-o 4e 87
-o 4e 87 (enable configuration)
-o 4e aa (disable configuration)

The Following is a register map (total devices) grouped in hexadecimal address order, which shows a summary of all registers and their default value. Please refer each device chapter if you want more detail information.

### Global Control Registers

|                     | Global Control Registers                                                        |     |    |     |     |   |   |     |     |  |  |  |  |
|---------------------|---------------------------------------------------------------------------------|-----|----|-----|-----|---|---|-----|-----|--|--|--|--|
| Register<br>0x[HEX] | Register Name                                                                   | MSE | Ie | LSB |     |   |   |     |     |  |  |  |  |
| 02                  | Software Reset Register                                                         | -   | -  | -   | -   | - | - | -   | 0   |  |  |  |  |
| 07                  | Logic Device Number Register (LDN)                                              | 0   | 0  | 0   | 0   | 0 | 0 | 0   | 0   |  |  |  |  |
| 20                  | Chip ID Register 1                                                              | 0   | 0  | 0   | 0   | 1 | 0 | 0   | 0   |  |  |  |  |
| 21                  | Chip ID Register 2                                                              | 0   | 0  | 0   | 1   | 0 | 1 | 0   | 0   |  |  |  |  |
| 23                  | Vendor ID Register 1                                                            | 0   | 0  | 0   | 1   | 1 | 0 | 0   | 1   |  |  |  |  |
| 24                  | Vendor ID Register 2                                                            | 0   | 0  | 1   | 1   | 0 | 1 | 0   | 0   |  |  |  |  |
| 26                  | UART IRQ Sharing Register                                                       | 0   | -  | -   | -   | - | 0 | 0   | 0   |  |  |  |  |
| 27                  | Configuration Port Select Register                                              | -   | -  | -   | 1/0 | - | - | 1/0 | 1/0 |  |  |  |  |
| 28                  | Multi-function Select Register1                                                 | -   | -  | 1   | 1   | 1 | 0 | -   | -   |  |  |  |  |
| 29                  | Multi-function Select Register2                                                 | 0   | 1  | 1   | 0   | 1 | 1 | 1   | 1   |  |  |  |  |
| 2A                  | Multi-function Select Register3                                                 | 0   | 0  | 0   | 0   | 0 | 1 | 1   | 1   |  |  |  |  |
| 2B                  | Multi-function Select Register4       0       0       0       0       1       1 |     |    |     |     |   |   |     | 1   |  |  |  |  |
| 2D                  | Wakeup Control Register                                                         | 0   | 0  | 1   | 0   | 1 | 0 | 0   | 0   |  |  |  |  |

"-" Reserved or Tri-State





•

### **Device Configuration Registers**

"-" Reserved or Tri-State

|          | FDC Device Configuration F           | <u> </u>  | •             |       | ,     |        |    |   |     |  |  |  |
|----------|--------------------------------------|-----------|---------------|-------|-------|--------|----|---|-----|--|--|--|
| Register | Register Name                        |           | Default Value |       |       |        |    |   |     |  |  |  |
| 0x[HEX]  |                                      | MS        | MSB           |       |       |        |    |   |     |  |  |  |
| 30       | FDC Device Enable Register           | -         | -             | -     | -     | -      | -  | - | 1   |  |  |  |
| 60       | Base Address High Register           | 0         | 0             | 0     | 0     | 0      | 0  | 1 | 1   |  |  |  |
| 61       | Base Address Low Register            | 1         | 1             | 1     | 1     | 0      | 0  | 0 | 0   |  |  |  |
| 70       | IRQ Channel Select Register          | -         | -             | -     | -     | 0      | 1  | 1 | 0   |  |  |  |
| 74       | DMA Channel Select Register          | -         | -             | -     | -     | -      | 0  | 1 | 0   |  |  |  |
| F0       | FDD Mode Register                    | 0         | -             | -     | 0     | 1      | 1  | 1 | 0   |  |  |  |
| F2       | FDD Drive Type Register              | -         | -             | -     | -     | -      | -  | 1 | 1   |  |  |  |
| F4       | FDD Selection Register               | -         | -             | -     | 0     | 0      | -  | 0 | 0   |  |  |  |
|          | UART1 Device Configuration           | Registers | s (LDN        | I CRO | 1)    |        |    |   |     |  |  |  |
| Register | Perioter Nome                        |           |               | C     | efaul | t Valu | ie |   |     |  |  |  |
| 0x[HEX]  | Register Name                        | MS        | MSB           |       |       |        |    |   |     |  |  |  |
| 30       | UART1 Device Enable Register         | -         | -             | -     | -     | -      | -  | - | 1   |  |  |  |
| 60       | Base Address High Register           | 0         | 0             | 0     | 0     | 0      | 0  | 1 | 1   |  |  |  |
| 61       | Base Address Low Register            | 1         | 1             | 1     | 1     | 1      | 0  | 0 | 0   |  |  |  |
| 70       | IRQ Channel Select Register          | -         | -             | -     | -     | 0      | 1  | 0 | 0   |  |  |  |
| F0       | RS485 Enable Register                | -         | -             | 0     | 0     | -      | -  | - | -   |  |  |  |
|          | UART2 Device Configuration           | Registers | s (LDN        | I CRO | 2)    |        |    |   |     |  |  |  |
| Register | Perioter Nome                        |           | Default Value |       |       |        |    |   |     |  |  |  |
| 0x[HEX]  | Register Name                        | MS        | 6B            |       |       |        |    | L | LSB |  |  |  |
| 30       | UART2 Device Enable Register         | -         | -             | -     | -     | -      | -  | - | 1   |  |  |  |
| 60       | Base Address High Register           | 0         | 0             | 0     | 0     | 0      | 0  | 1 | 0   |  |  |  |
| 61       | Base Address Low Register            | 1         | 1             | 1     | 1     | 1      | 0  | 0 | 0   |  |  |  |
| 70       | IRQ Channel Select Register          | -         | -             | -     | -     | 0      | 0  | 1 | 1   |  |  |  |
| F0       | RS485 Enable Register 0              |           |               |       |       |        | 0  | - | -   |  |  |  |
| F1       | SIR Mode Control Register            | 0         | 0             | 1     | 0     | 0      |    |   |     |  |  |  |
|          | Parallel Port Device Configurati     | on Regist | ers (L        | DN C  | R03)  | •      | •  |   |     |  |  |  |
| Register | Denister Name                        |           |               | C     | efaul | t Valu | ie |   |     |  |  |  |
| 0x[HEX]  | Register Name                        | MS        | SB            |       |       |        |    | l | LSB |  |  |  |
| 30       | Parallel Port Device Enable Register | -         | -             | -     | -     | -      | -  | - | 1   |  |  |  |
| 60       | Base Address High Register           | 0         | 0             | 0     | 1     | 1      |    |   |     |  |  |  |





•

| <del>.</del> |                                       |                   |        |        |       |        | F  | 718 | 69E |  |  |
|--------------|---------------------------------------|-------------------|--------|--------|-------|--------|----|-----|-----|--|--|
| 61           | Base Address Low Register             | 0                 | 1      | 1      | 1     | 1      | 0  | 0   | 0   |  |  |
| 70           | IRQ Channel Select Register 0 2       |                   |        |        |       |        |    |     |     |  |  |
| 74           | DMA Channel Select Register           | -                 | -      | -      | 0     | -      | 0  | 1   | 1   |  |  |
| F0           | PRT Mode Select Register              | 0                 | 1      | 0      | 0     | 0      | 0  | 1   | 0   |  |  |
|              | Hardware Monitor Device Configuration | on Reg            | isters | s (LDN | I CRO | 4)     |    |     |     |  |  |
| Register     | Periotor Nome                         | Default Value     |        |        |       |        |    |     |     |  |  |
| 0x[HEX]      | Register Name                         | Register Name MSB |        |        |       |        |    |     |     |  |  |
| 30           | H/W Monitor Device Enable Register    | -                 | -      | -      | -     | -      | -  | -   | 1   |  |  |
| 60           | Base Address High Register            | 0                 | 0      | 0      | 0     | 0      | 0  | 1   | 0   |  |  |
| 61           | Base Address Low Register             | 1                 | 0      | 0      | 1     | 0      | 1  | 0   | 1   |  |  |
| 70           | IRQ Channel Select Register           | -                 | -      | -      | -     | 0      | 0  | 0   | 0   |  |  |
|              | KBC Device Configuration Reg          | sters             | (LDN   | CR05   | )     |        |    |     |     |  |  |
| Register     | Register Name                         |                   |        | D      | efaul | t Valu | Ie |     |     |  |  |
| 0x[HEX]      |                                       | MS                | В      | 1      | 1     | 1      | T  | L   | SB  |  |  |
| 30           | KBC Device Enable Register            | -                 | -      | -      | -     | -      | -  | -   | 1   |  |  |
| 60           | Base Address High Register            | 0                 | 0      | 0      | 0     | 0      | 0  | 0   | 0   |  |  |
| 61           | Base Address Low Register             | 0                 | 1      | 1      | 0     | 0      | 0  | 0   | 0   |  |  |
| 70           | KB IRQ Channel Select Register        | -                 | -      | -      | -     | 0      | 0  | 0   | 1   |  |  |
| 72           | Mouse IRQ Channel Select Register     | -                 | -      | -      | -     | 1      | 1  | 0   | 0   |  |  |
| F0           | Clock Select Register                 | 1                 | 0      | -      | -     | -      | -  | 1   | 1   |  |  |
| FE           | Swap Register                         | 1                 | -      | -      | 0     | 0      | 0  | 0   | 1   |  |  |
| FF           | User Wakeup Code Register             | 0                 | 0      | 1      | 0     | 1      | 0  | 0   | 1   |  |  |
|              | GPIO Device Configuration Reg         | isters            | (LDN   | CR06   | 5)    |        |    |     |     |  |  |
| Register     | Register Name                         |                   |        | D      | efaul | t Valu | Ie |     |     |  |  |
| 0x[HEX]      |                                       | MS                | B      |        |       |        |    | L   | SB  |  |  |
| 30           | GPIO Device Enable Register           | -                 | -      | -      | -     | -      | -  | -   | 0   |  |  |
| 60           | Base Address High Register            | 0                 | 0      | 0      | 0     | 0      | 0  | 0   | 0   |  |  |
| 61           | Base Address Low Register             | 0                 | 0      | 0      | 0     | 0      | 0  | 0   | 0   |  |  |
| 70           | GPIRQ Channel Select Register         | -                 | -      | -      | -     | 0      | 0  | 0   | 0   |  |  |
| F0           | GPIO Output Enable Register           | -                 | -      | 0      | 0     | 0      | 0  | 0   | 0   |  |  |
| F1           | GPIO Output Data Register111          |                   |        |        |       |        |    |     | 1   |  |  |
| F2           | GPIO Pin Status Register              | -                 | -      | -      | -     | -      | -  | -   | -   |  |  |
| F3           | GPIO Drive Enable Register            | -                 | -      | 0      | 0     | 0      | 0  | 0   | 0   |  |  |
| E0           | GPIO1 Output Enable Register          | 0                 | 0      | 0      | 0     | 0      | 0  | 0   | 0   |  |  |
| E1           | GPIO1 Output Data Register            | 1                 | 1      | 1      | 1     | 1      | 1  | 1   | 1   |  |  |



٠.

|          |                                           |         |        |        |         |        | <b>_</b> _ | / 10 | <b>O</b> YE |
|----------|-------------------------------------------|---------|--------|--------|---------|--------|------------|------|-------------|
| E2       | GPIO1 Pin Status Register                 | -       | -      | -      | -       | -      | -          | -    | -           |
| E3       | GPIO1 Drive Enable Register               | 0       | 0      | 0      | 0       | 0      | 0          | 0    | 0           |
| E4       | GPIO1 PME Enable Register                 | 0       | 0      | 0      | 0       | 0      | 0          | 0    | 0           |
| E5       | GPIO1 Detect Edge Select Register         | 0       | 0      | 0      | 0       | 0      | 0          | 0    | 0           |
| E6       | GPIO1 PME Status Register                 | 0       | 0      | 0      | 0       | 0      | 0          | 0    | 0           |
| D0       | GPIO2 Output Enable Register              | 0       | 0      | 0      | 0       | 0      | 0          | 0    | 0           |
| D1       | GPIO2 Output Data Register                | 1       | 1      | 1      | 1       | 1      | 1          | 1    | 1           |
| D2       | GPIO2 Pin Status Register                 | -       | -      | -      | -       | -      | -          | -    | -           |
| D3       | GPIO2 Drive Enable Register               | 0       | 0      | 0      | 0       | 0      | 0          | 0    | 0           |
| C0       | GPIO3 Output Enable Register              | 0       | 0      | 0      | 0       | 0      | 0          | 0    | 0           |
| C1       | GPIO3 Output Data Register                | 1       | 1      | 1      | 1       | 1      | 1          | 1    | 1           |
| C2       | GPIO3 Pin Status Register                 | -       | -      | -      | -       | -      | -          | -    | -           |
| B0       | GPIO4 Output Enable Register              | -       | -      | -      | -       | 0      | 0          | 0    | 0           |
| B1       | GPIO4 Output Data Register                | -       | -      | -      | -       | 1      | 1          | 1    | 1           |
| B2       | GPIO4 Pin Status Register                 | -       | -      | -      | -       | -      | -          | -    | -           |
| B3       | GPIO4 Drive Enable Register               | -       | -      | -      | -       | 0      | 0          | 0    | 0           |
| A0       | GPIO5 Output Enable Register              | -       | -      | -      | 0       | 0      | 0          | 0    | 0           |
| A1       | GPIO5 Output Data Register                | -       | -      | -      | 1       | 1      | 1          | 1    | 1           |
| A2       | GPIO5 Pin Status Register                 | -       | -      | -      | -       | -      | -          | -    | -           |
| A3       | GPIO5 Drive Enable Register               | -       | -      | -      | 0       | 0      | 0          | 0    | 0           |
| 90       | GPIO6 Output Enable Register              | -       | -      | 0      | 0       | 0      | 0          | 0    | 0           |
| 91       | GPIO6 Output Data Register                | -       | -      | 1      | 1       | 1      | 1          | 1    | 1           |
| 92       | GPIO6 Pin Status Register                 | -       | -      | -      | -       | -      | -          | -    | -           |
| 93       | GPIO6 Drive Enable Register               | -       | -      | 0      | 0       | 0      | 0          | 0    | 0           |
|          | WDT Device Configuration Reg              | isters  | (LDN   | CR07   | ")      |        |            |      |             |
| Register | De vieter News                            |         |        | D      | efaul   | t Valu | ie         |      |             |
| 0x[HEX]  | Register Name                             | MS      | В      |        |         |        |            |      | LSB         |
| F0       | Watchdog Timer Enable Register            | -       | -      | -      | -       | -      | -          | -    | 1           |
| F2       | BUS Manual Register                       | 0       | 0      | 0      | 0       | 0      | 0          | 0    | 0           |
| F3       | Key Data Register                         | 0       | 0      | 0      | 0       | 0      | 0          | 0    | 0           |
| F4       | BUSIN Status Register                     | -       | -      | -      | -       | -      | -          | -    | -           |
| F5       | WDT Unit Select Register                  | -       | 0      | -      | 0       | 0      | 0          | 0    | 0           |
| F6       | WDT Count Register                        | 0       | 0      | 0      | 0       | 1      | 0          | 1    | 0           |
| F7       | Watchdog Timer PME Register               | 0       | 0      | 0      | -       | -      | -          | -    | 0           |
| F        | PME, ACPI, and EUP Power Saving Device Co | nfigura | tion F | Regist | ters (l | DN C   | R0A        |      |             |
|          | -                                         | -       |        | -      | •       |        |            |      |             |



•

| Register |                                 | Default Value |   |   |   |   |   |   |   |  |  |
|----------|---------------------------------|---------------|---|---|---|---|---|---|---|--|--|
| 0x[HEX]  | Register Name                   | MSB           |   |   |   |   |   |   |   |  |  |
| 30       | PME Device Enable Register      | -             | - | - | - | - | - | - | 0 |  |  |
| E0       | EUP Enable Register             | 0             | - | - | - | - | - | 0 | 0 |  |  |
| E1       | EUP Control Register            | 1             | 1 | 0 | 0 | 1 | 1 | 0 | 0 |  |  |
| E2       | EUP Control Register            | -             | 0 | 1 | 1 | 1 | 1 | 0 | - |  |  |
| E3       | EUP PSIN Deb-Register           | 0             | 0 | 0 | 1 | 0 | 0 | 1 | 1 |  |  |
| E4       | EUP RSMRST Deb-Register         | 0             | 0 | 0 | 0 | 1 | 0 | 0 | 1 |  |  |
| E5       | EUP PSOUT Deb-Register          | 1             | 1 | 0 | 0 | 0 | 1 | 1 | 1 |  |  |
| E6       | EUP PSON Deb-Register           | 0             | 0 | 0 | 0 | 1 | 0 | 0 | 1 |  |  |
| E7       | EUP S5 Deb-Register             | 0             | 1 | 1 | 0 | 0 | 0 | 1 | 1 |  |  |
| E8       | Wakeup Enable Register          | 0             | - | 0 | 0 | 1 | 0 | 0 | 0 |  |  |
| ED       | EUP WDT Control Register        | -             | - | - | - | - | - | 0 | 0 |  |  |
| EE       | EUP WDT Timer                   | -             | - | - | - | - | - | - | 0 |  |  |
| F0       | PME Event Enable Register 1     | 0             | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| F1       | PME Event Enable Register 2     | -             | - | - | - | - | 0 | 0 | 0 |  |  |
| F2       | PME Event Status Register 1     | -             | - | - | - | - | 0 | 0 | 0 |  |  |
| F3       | PME Event Status Register 2     | -             | - | - | - | - | - | - | - |  |  |
| F4       | Keep Last State Select Register | 0             | 0 | 0 | 0 | 0 | 1 | 1 | 0 |  |  |
| F5       | VDDOK Delay Select Register     | 0             | 0 | 0 | 1 | 1 | 1 | 0 | 0 |  |  |
| F6       | PCIRST Control Register         | 0             | 0 | - | 1 | 1 | 1 | 1 | 1 |  |  |
| F7       | Power Sequence Control Register | 1             | 0 | 0 | 0 | 0 | 1 | 1 | 0 |  |  |
| F8       | LED VCC Control Register        | 0             | - | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| F9       | LED VSB Control Register        | -             | - | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| FE       | RI De-bounce Select Register    | -             | - | 0 | 0 | 0 | 0 | 0 | 0 |  |  |

### 6.1 Global Control Registers

### 6.1.1 Software Reset Register — Index 02h

| Bit | Name     | R/W | Default | Description                                                      |
|-----|----------|-----|---------|------------------------------------------------------------------|
| 7-1 | Reserved | -   | -       | Reserved                                                         |
| 0   | SOFT_RST | R/W | 0       | Write 1 to reset the register and device powered by VDD ( VCC ). |

### 6.1.2 Logic Device Number Register (LDN) — Index 07h

|  | ame R/W | Default | Description |
|--|---------|---------|-------------|
|--|---------|---------|-------------|



۰.

|     |     |     |     | 00h: Select FDC device configuration registers.              |
|-----|-----|-----|-----|--------------------------------------------------------------|
|     |     |     |     | 01h: Select UART 1 device configuration registers.           |
|     |     |     |     | 02h: Select UART 2 device configuration registers.           |
|     |     |     |     | 03h: Select Parallel Port device configuration registers.    |
| 7-0 | LDN | R/W | 00h | 04h: Select Hardware Monitor device configuration registers. |
|     |     |     |     | 05h: Select KBC device configuration registers.              |
|     |     |     |     | 06h: Select GPIO device configuration registers.             |
|     |     |     |     | 07h: Select WDT device configuration registers.              |
|     |     |     |     | 0ah: Select PME & ACPI device configuration registers.       |

### 6.1.3 Chip ID Register 1 — Index 20h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-0 | Chip_ID1 | R   | 8h      | Chip ID1    |

### 6.1.4 Chip ID Register 2 — Index 21h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-0 | Chip_ID2 | R   | 14h     | Chip ID2    |

### 6.1.5 Vendor ID Register 1 — Index 23h

| Bit | Name       | R/W | Default | Description |
|-----|------------|-----|---------|-------------|
| 7-0 | Vendor_ID1 | R   | 19h     | Vendor ID1  |

### 6.1.6 Vendor ID Register 2 — Index 24h

| Bit | Name       | R/W | Default | Description |
|-----|------------|-----|---------|-------------|
| 7-0 | Vendor_ID2 | R   | 34h     | Vendor ID2  |

#### 6.1.7 UART IRQ Sharing Register — Index 26h

| Bit | Name       | R/W     | Default | Description       |
|-----|------------|---------|---------|-------------------|
| 7   |            | R/W     | 0       | 0: CLKIN is 48MHz |
| 1   | CLK24M_SEL | r./ v v |         | 1: CLKIN is 24MHz |
| 6-3 | Reserved   | -       | -       | Reserved.         |



•

| 2 | TX_DEL_1BIT | R/W | 0 | <ul><li>0: UART transmits data immediately after writing THR.</li><li>1: UART transmits data delay one bit time after writing THR.</li></ul> |
|---|-------------|-----|---|----------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | IRQ_MODE    | R/W | 0 | 0: PCI IRQ sharing mode (low level).<br>1: ISA IRQ sharing mode (low pulse).                                                                 |
| 0 | IRQ_SHAR    | R/W | 0 | 0: disable IRQ sharing of two UART devices.<br>1: enable IRQ sharing of two UART devices.                                                    |

### 6.1.8 Configuration Port Select Register — Index 27h

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                 |
|-----|------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | Reserved   | -   | -       | Reserved.                                                                                                                                                                                   |
| 4   | PORT_4E_EN | R/W | -       | 0: The configuration register port is 2E/2F.<br>1: The configuration register port is 4E/4F.<br>This register is power on trapped by SOUT1/ Config4E_2E. Pull down<br>to select port 2E/2F. |
| 3-1 | Reserved   | -   | -       | Reserved.                                                                                                                                                                                   |
| 0   | TIMING_EN  | R   | -       | This bit is the pin status of TIMING_GPIO pin.<br>0: Disable power sequence control.<br>1: Enable power sequence control.                                                                   |

### 6.1.9 Multi-Function Select Register 1— Index 28h (Powered by VSB3V)

| Bit | Name       | R/W | Default | Description                                                                                                                |
|-----|------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved   | R/W | 0       | Reserved                                                                                                                   |
| 5   | PWR_ST1_EN | R/W | 1       | 0: ST1/GPIO05 functions as GPIO05.                                                                                         |
|     |            |     |         | 1: ST1/GPIO05 functions as ST1.                                                                                            |
| 4   | PWR_ST2_EN | R/W | 1       | 0:ST2/SLOTOCC#/GPIO04 functions as SLOTOCC#/GPIO04<br>determined by GPIO04_EN.<br>1: ST2/SLOTOCC#/GPIO04 functions as ST2. |
| 3   | Reserved   | R/W | 1       |                                                                                                                            |





|   |     |           |     |   | , , , , , , , , , , , , , , , , , , ,                                                                                                               |
|---|-----|-----------|-----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------|
|   | 2   | GPIO04_EN | R/W | 0 | 0:ST2/SLOTOCC#/GPIO04 functions as SLOTOCC# if<br>PWR_ST2_EN is not set.<br>1: ST2/SLOTOCC#/GPIO04 functions as GPIO04 if PWR_ST2_EN is<br>not set. |
| 1 | 1-0 | Reserved  | R/W | 0 | Reserved                                                                                                                                            |

### 6.1.10 Multi-Function Select Register 2 — Index 29h (Powered by VSB3V)

| Bit | Name      | R/W | Default | Description                                                       |
|-----|-----------|-----|---------|-------------------------------------------------------------------|
|     |           |     |         | CPU_PWRGD/GPIO17 function select.                                 |
| 7   | GPIO17_EN | R/W | 0       | 0: The pin function is CPU_PWRGD.                                 |
|     |           |     |         | 1: The pin function is GPIO17.                                    |
|     |           |     |         | GPIO16/LED_VCC function select.                                   |
| 6   | GPIO16_EN | R/W | 1       | 0: The pin function is LED_VCC.                                   |
|     |           |     |         | 1: The pin function is GPIO16.                                    |
|     |           |     |         | GPIO15/LED_VSB/ALERT# function select.                            |
|     |           |     |         | If LED_VSB_EN is set, the ping function is LED_VSB, otherwise the |
| 5   | GPIO15_EN | R/W | 1       | pin function is determined by this bit:                           |
|     |           |     |         | 0: The pin function is ALERT#.                                    |
|     |           |     |         | 1: The pin function is GPIO15.                                    |
|     |           |     |         | WDTRST#/GPIO14 function select.                                   |
| 4   | GPIO14_EN | R/W | 0       | 0: The pin function is WDTRST#.                                   |
|     |           |     |         | 1: The pin function is GPIO14.                                    |
|     |           |     |         | ATX_PWRGDSW/GPIO13/BEEP function select.                          |
|     |           |     |         | If ATX_PWRGDSW_EN is set , the ping function is ATX_PWRGDSW,      |
| 3   | GPIO13_EN | R/W | 1       | otherwise the pin function is determined by this bit:             |
|     |           |     |         | 0: The pin function is BEEP.                                      |
|     |           |     |         | 1: The pin function is GPIO13.                                    |
|     |           |     |         | GPIO12/ RSTCON#/FANCTL1 function select.                          |
| 2   | GPIO12_EN | R/W | 1       | 0: The pin function is FANCTL1.                                   |
|     |           |     |         | 1: The pin function is GPIO12.                                    |



•

|   |           |     |   | PCIRST5#/GPIO11/IBX_SDA function select.                               |
|---|-----------|-----|---|------------------------------------------------------------------------|
|   |           |     |   | If IBX_ALT_EN is set , the ping function is IBX_SDA, otherwise the     |
| 1 | GPIO11_EN | R/W | 1 | pin function is determined by this bit:                                |
|   |           |     |   | 0: The pin function is PCIRST5#.                                       |
|   |           |     |   | 1: The pin function is GPIO11.                                         |
|   |           |     |   | PCIRST4#/GPIO10/IBX_SCL function select.                               |
|   |           |     |   | If IBX_ALT_EN is set , the ping function is IBX_SCL, otherwise the pin |
| 0 | GPIO10_EN | R/W | 1 | function is determined by this bit:                                    |
|   |           |     |   | 0: The pin function is PCIRST4#.                                       |
|   |           |     |   | 1: The pin function is GPIO10.                                         |

### 6.1.11 Multi-Function Select Register 3 — Index 2Ah (Powered by VSB3V)

| Bit | Name          | R/W    | Default | Description                                                     |
|-----|---------------|--------|---------|-----------------------------------------------------------------|
| 7   | Reserved      | R/W    | 0       | Reserved                                                        |
|     |               |        |         | Alternative IBX pin enable.                                     |
| 6   | IBX_ALT_EN    | R/W    | 0       | 0: Disable IBX alternative pins.                                |
|     |               |        | Ū       | 1: Enable IBS alternative pins. See GPIO11_EN and GPIO10_EN for |
|     |               |        |         | detail.                                                         |
| 5   | LED_VSB_EN    | R/W    | 0       | 0: disable LED_VSB from GPIO15/LED_VSB/ALERT#                   |
|     |               | 1.7.44 | 0       | 1: Enable LED_VSB from GPIO15/LED_VSB_ALERT#.                   |
|     |               | R/W    | 0       | RSTCON# Enable Register:                                        |
| 4   | RSTCON PIN EN |        |         | 0: The pin function of GPIO12/ RSTCON#/FANCTL1 is GPIO12/       |
|     | K31CON_FIN_EN |        |         | FANCTL1                                                         |
|     |               |        |         | 1: The pin function of GPIO12/RSTCON#/FANCTL1 is RSTCON#.       |
|     |               |        | 1       | ATX_PWRGDSW Enable Register:                                    |
| 3   | ATX_          | R/W    |         | 0: The pin function of ATX_PWRGDSW /GPIO13/BEEP is determined   |
| Ū   | PWRGDSW_EN    |        |         | by GPIO13_EN.                                                   |
|     |               |        |         | 1: The pin function is ATX_PWRGDSW.                             |
| 2   | FDC_GP_EN     | R/W    | 1       | Set "1" will disable FDC and change the FDC pins to GPIOs.      |
| 1   | UR2_GP_EN2    | R/W    | 1       | Set "1" will change UART2 Modem control pins to GPIOs.          |





| 0 | UR2_GP_EN1 | R/W | 1 | Set "1" will change UART2 SIN/SOUT pins to GPIOs.<br>Set UR2_GP_EN1 and UR2_GP_EN2 will also disable UART2. |
|---|------------|-----|---|-------------------------------------------------------------------------------------------------------------|
|---|------------|-----|---|-------------------------------------------------------------------------------------------------------------|

### 6.1.12 Multi-Function Select Register 4 — Index 2Bh (Powered by VSB3V)

| Bit | Name      | R/W | Default | Description                      |
|-----|-----------|-----|---------|----------------------------------|
|     |           |     |         | PSON#/GPIO47 function select.    |
| 7   | GPIO47_EN | R/W | 0       | 0: The pin function is PSON#.    |
|     |           |     |         | 1: The pin function is GPIO47.   |
|     |           |     |         | PWSOUT#/GPIO46 function select.  |
| 6   | GPIO46_EN | R/W | 0       | 0: The pin function is PWSOUT#.  |
|     |           |     |         | 1: The pin function is GPIO46.   |
|     |           |     |         | PWSIN#/GPIO45 function select.   |
| 5   | GPIO45_EN | R/W | 0       | 0: The pin function is PWSIN#.   |
|     |           |     |         | 1: The pin function is GPIO45.   |
|     |           |     |         | ATXPG_IN/GPIO44 function select. |
| 4   | GPIO44_EN | R/W | 0       | 0: The pin function is ATXPG_IN. |
|     |           |     |         | 1: The pin function is GPIO44.   |
|     |           |     |         | GPIO43/IRRX function select.     |
| 3   | GPIO43_EN | R/W | 1       | 0: The pin function is IRRX.     |
|     |           |     |         | 1: The pin function is GPIO43.   |
|     |           |     |         | GPIO42/IRTX function select.     |
| 2   | GPIO42_EN | R/W | 1       | 0: The pin function is IRTX.     |
|     |           |     |         | 1: The pin function is GPIO42.   |
|     |           |     |         | FANCTRL3/GPIO41 function select. |
| 1   | GPIO41_EN | R/W | 1       | 0: The pin function is FANCTRL3. |
|     |           |     |         | 1: The pin function is GPIO41.   |





|   |           |     |   | FANIN3/GPIO40 function select. |
|---|-----------|-----|---|--------------------------------|
| 0 | GPIO40_EN | R/W | 1 | 0: The pin function is FANIN3. |
|   |           |     |   | 1: The pin function is GPIO40. |

### 6.1.13 Wakeup Control Register — Index 2Dh (Powered by VBAT)

| Bit            | Name           | R/W  | Default                          | Description                                                     |
|----------------|----------------|------|----------------------------------|-----------------------------------------------------------------|
| 7 SLOT_PWR_SEL | R/W            | 0    | 0: SLOTOCC# is pull-up to VSB3V. |                                                                 |
| 1              | SLOT_T WIK_SLL | K/ W | 0                                | 1: SLOTOCC# is pull-up to VBAT.                                 |
| 6              | VSBOK_HYS_DIS  | R/W  | 0                                | Set "1" to disable VSBOK hysteresis.                            |
|                |                |      |                                  | 0: VSB3V power good level is 3.05V and not good level is 2.95V. |
|                | 5 VSBOK_LEVEL  | R/W  | 1                                | 1: VSB3V power good level is 2.8V and not good level is 2.5V.   |
|                |                |      |                                  | By VSBOK_HYS_DIS and VSBOK_LVL_SEL, RSMRST# falling edge        |
| 5              |                |      |                                  | could be determined:                                            |
| J              |                |      |                                  | 00: when VSB3V is lower than 2.95V.                             |
|                |                |      |                                  | 01: when VSB3V is lower than 2.5V.                              |
|                |                |      |                                  | 10: when VSB3V is lower than 3.05V.                             |
|                |                |      |                                  | 11: when VSB3V is lower than 2.8V.                              |
| 4              | KEY_SEL_ADD    | R/W  | 0                                | This bit is added to add more wakeup key function.              |
| 2              |                |      | 4                                | 0: disable keyboard/mouse wake up.                              |
| 3              | WAKEUP_EN      | R/W  | 1                                | 1: enable keyboard/mouse wake up.                               |



•

|     |             |     |    | This registers select KEY_SEL_ADD, the |               | rd wake up key. Accompanying with<br>wakeup keys: |
|-----|-------------|-----|----|----------------------------------------|---------------|---------------------------------------------------|
|     |             |     |    | KEY_SEL_ADD                            | KEY_SEL       | Wakeup Key                                        |
|     |             |     |    | 0                                      | 00            | Ctrl + Esc                                        |
|     |             |     |    | 0                                      | 01            | Ctrl + F1                                         |
| 2-1 | 2-1 KEY_SEL | R/W | 00 | 0                                      | 10            | Ctrl + Space                                      |
|     |             |     |    | 0                                      | 11            | Any Key                                           |
|     |             |     |    | 1                                      | 00            | Windows Wakeup                                    |
|     |             |     |    | 1                                      | 01            | Windows Power                                     |
|     |             |     |    | 1                                      | 10            | Ctrl + Alt + Space                                |
|     |             |     |    | 1                                      | 11            | Space                                             |
|     |             |     |    | This register selects                  | s the mouse v | vake up key.                                      |
| 0   | MO_SEL      | R/W | 0  | 0: Wake up by click                    |               |                                                   |
|     |             |     |    | 1: Wake up by click                    | and moveme    | ent.                                              |

### 6.2 FDC Registers (CR00)

### 6.2.1 FDC Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description                       |
|-----|----------|-----|---------|-----------------------------------|
| 7-1 | Reserved | -   | -       | Reserved                          |
| 0   | FDC_EN   | R/W | 1       | 0: disable FDC.<br>1: enable FDC. |





#### 6.2.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                  |
|-----|--------------|-----|---------|------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 03h     | The MSB of FDC base address. |

### 6.2.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                  |
|-----|--------------|-----|---------|------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | F0h     | The LSB of FDC base address. |

### 6.2.4 IRQ Channel Select Register — Index 70h

| Bit | Name      | R/W | Default | Description                     |
|-----|-----------|-----|---------|---------------------------------|
| 7-4 | Reserved  | -   | -       | Reserved.                       |
| 3-0 | SELFDCIRQ | R/W | 06h     | Select the IRQ channel for FDC. |

### 6.2.5 DMA Channel Select Register — Index 74h

| Bit | Name      | R/W | Default | Description                     |
|-----|-----------|-----|---------|---------------------------------|
| 7-3 | Reserved  | -   | -       | Reserved.                       |
| 2-0 | SELFDCDMA | R/W | 010     | Select the DMA channel for FDC. |

### 6.2.6 FDD Mode Register — Index F0h

| Bit | Name      | R/W | Default | Description                                                                                                        |
|-----|-----------|-----|---------|--------------------------------------------------------------------------------------------------------------------|
| 7   | FDC_SW_PD | R/W | 0       | Write "1" to software power down FDC.                                                                              |
| 6-5 | Reserved  | -   | -       | Reserved.                                                                                                          |
| 4   | FDC_SW_WP | R/W | 0       | Write "1" to this bit will force FDC to write protect. Otherwise, write protect is controlled by hardware pin WP#. |
| 3-2 | IF_MODE   | R/W |         | 00: Model 30 mode.<br>01: PS/2 mode.<br>10: Reserved.<br>11: AT mode (default).                                    |
| 1   | FDMAMODE  | R/W | 1       | 0: enable burst mode.<br>1: non-busrt mode (default).                                                              |
| 0   | EN3MODE   | R/W | 0       | 0: normal floppy mode (default).<br>1: enhanced 3-mode FDD.                                                        |





### 6.2.7 FDD Drive Type Register — Index F2h

| Bit | Name     | R/W | Default | Description     |
|-----|----------|-----|---------|-----------------|
| 7-2 | Reserved | -   | -       | Reserved.       |
| 1-0 | FDD_TYPE | R/W | 11      | FDD drive type. |

### 6.2.8 FDD Selection Register — Index F4h

| Bit | Name     | R/W | Default | Description                                |
|-----|----------|-----|---------|--------------------------------------------|
| 7-5 | Reserved | -   | -       | Reserved.                                  |
|     |          |     |         | Data rate table select, refer to table A.  |
|     |          |     |         | 00: select regular drives and 2.88 format. |
| 4-3 | FDD_DRT  | R/W | 00      | 01: 3-mode drive.                          |
|     |          |     |         | 10: 2 mega tape.                           |
|     |          |     |         | 11: reserved.                              |
| 2   | Reserved | -   | -       | Reserved.                                  |
| 1-0 | FDD_DT   | R/W | 00      | Drive type select, refer to table B.       |

### TABLE A

| Data Rate 1 | Table Select | Data      | Rate      | Selected | Data Rate | DENSEL |   |   |   |      |      |   |
|-------------|--------------|-----------|-----------|----------|-----------|--------|---|---|---|------|------|---|
| FDD_DRT[1]  | FDD_DRT[0]   | DATARATE1 | DATARATE0 | MFM      | FM        |        |   |   |   |      |      |   |
|             |              | 0         | 0         | 500K     | 250K      | 1      |   |   |   |      |      |   |
| 0           | 0            | 0         | 1         | 300K     | 150K      | 0      |   |   |   |      |      |   |
| 0           | 0            | 1         | 0         | 250K     | 125K      | 0      |   |   |   |      |      |   |
|             |              | 1         | 1         | 1Meg     |           | 1      |   |   |   |      |      |   |
|             | 1            | 0         | 0         | 500K     | 250K      | 1      |   |   |   |      |      |   |
| 0           |              | 1         | 4         | 4        | 4         | 1      | 1 | 0 | 1 | 500K | 250K | 0 |
| 0           |              |           | 1         | 0        | 250K      | 125K   | 0 |   |   |      |      |   |
|             |              | 1         | 1         | 1Meg     |           | 1      |   |   |   |      |      |   |
|             |              | 0         | 0         | 500K     | 250K      | 1      |   |   |   |      |      |   |
| 1           | 0            | 0         | 1         | 2Meg     |           | 0      |   |   |   |      |      |   |
| I           | 0            | 1         | 0         | 250K     | 125K      | 0      |   |   |   |      |      |   |
|             |              | 1         | 1         | 1Meg     |           | 1      |   |   |   |      |      |   |





۰.

### F71869E

| Drive   | Туре    | DRVDEN0   | Remark            |
|---------|---------|-----------|-------------------|
| FDD_DT1 | FDD_DT0 | DRVDENO   | Remark            |
|         | 0       | DENSEL    | 4/2/1 MB 3.5"     |
| 0       |         |           | 2/1 MB 5.25"      |
|         |         |           | 1/1.6/1 MB 3.5" ( |
| 0       | 1       | DATARATE1 |                   |
| 1       | 0       | DENSEL#   |                   |
| 1       | 1       | DATARATE0 |                   |

### TABLE B

### 6.3 UART1 Registers (CR01)

#### 6.3.1 UART 1 Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description        |
|-----|----------|-----|---------|--------------------|
| 7-1 | Reserved | -   | -       | Reserved           |
| 0   | UR1 EN   | R/W |         | 0: disable UART 1. |
| 0   | OKI_EN   |     |         | 1: enable UART 1.  |

#### 6.3.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                     |
|-----|--------------|-----|---------|---------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 03h     | The MSB of UART 1 base address. |

#### 6.3.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                     |
|-----|--------------|-----|---------|---------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | F8h     | The LSB of UART 1 base address. |

#### 6.3.4 IRQ Channel Select Register — Index 70h

| Bit | Name      | R/W | Default | Description                        |
|-----|-----------|-----|---------|------------------------------------|
| 7-4 | Reserved  | -   | -       | Reserved.                          |
| 3-0 | SELUR1IRQ | R/W | 4h      | Select the IRQ channel for UART 1. |

#### 6.3.5 RS485 Enable Register — Index F0h

| Bit | Name | R/W | Default | Description |
|-----|------|-----|---------|-------------|
|-----|------|-----|---------|-------------|





| 7-6 | Reserved  | -   | - | Reserved.                                                             |
|-----|-----------|-----|---|-----------------------------------------------------------------------|
| 5   | RS485_INV | -   | - | Write "1" will invert the RTS# if RS485_EN is set.                    |
|     |           |     |   | 0: RS232 driver.                                                      |
| 4   | RS485_EN  | R/W | 0 | 1: RS485 driver. RTS# drive high when transmitting data, otherwise is |
|     |           |     |   | kept low.                                                             |
| 3-0 | Reserved  | -   | - | Reserved.                                                             |

### 6.4 UART2 Registers (CR02)

### 6.4.1 UART 2 Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description        |
|-----|----------|-----|---------|--------------------|
| 7-1 | Reserved | -   | -       | Reserved           |
| 0   | UR2 EN   | R/W | 1       | 0: disable UART 2. |
| 0   | UKZ_EN   |     |         | 1: enable UART 2.  |

### 6.4.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                     |
|-----|--------------|-----|---------|---------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 02h     | The MSB of UART 2 base address. |

### 6.4.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                     |
|-----|--------------|-----|---------|---------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | F8h     | The LSB of UART 2 base address. |

### 6.4.4 IRQ Channel Select Register — Index 70h

| Bit | Name      | R/W | Default | Description                        |
|-----|-----------|-----|---------|------------------------------------|
| 7-4 | Reserved  | -   | -       | Reserved.                          |
| 3-0 | SELUR2IRQ | R/W | 3h      | Select the IRQ channel for UART 2. |

### 6.4.5 RS485 Enable Register — Index F0h

| Bit | Name      | R/W | Default | Description                                        |
|-----|-----------|-----|---------|----------------------------------------------------|
| 7-6 | Reserved  | -   | -       | Reserved.                                          |
| 5   | RS485_INV | -   | -       | Write "1" will invert the RTS# if RS485_EN is set. |





•

|     |          |     |   | 0: RS232 driver.                                                      |
|-----|----------|-----|---|-----------------------------------------------------------------------|
| 4   | RS485_EN | R/W | 0 | 1: RS485 driver. RTS# drive high when transmitting data, otherwise is |
|     |          |     |   | kept low.                                                             |
|     |          |     |   | 0: No reception delay when SIR is changed form TX to RX.              |
| 3   | RXW4C_IR | R/W | 0 | 1: Reception delays 4 characters time when SIR is changed form TX     |
|     |          |     |   | to RX.                                                                |
|     |          |     |   | 0: No transmission delay when SIR is changed form RX to TX.           |
| 2   | TXW4C_IR | R/W | 0 | 1: Transmission delays 4 characters time when SIR is changed form     |
|     |          |     |   | RX to TX.                                                             |
| 1-0 | Reserved | -   | - | Reserved.                                                             |

### 6.4.6 SIR Mode Control Register — Index F1h

| Bit | Name     | R/W | Default | Description                                                   |
|-----|----------|-----|---------|---------------------------------------------------------------|
| 7   | Reserved | -   | -       | Reserved.                                                     |
| 6   | Reserved | -   | -       | Reserved.                                                     |
| 5   | Reserved | -   | -       | Reserved.                                                     |
|     |          |     |         | 00: disable IR function.                                      |
| 4-3 | IRMODE   |     | 00      | 01: disable IR function.                                      |
| 4-5 | IRMODE   | R/W | 00      | 10: IrDA function, active pulse is 1.6uS.                     |
|     |          |     |         | 11: IrDA function, active pulse is 3/16 bit time.             |
|     |          |     |         | 0: SIR is in full duplex mode for Loopback test. TXW4C_IR and |
| 2   | HDUPLX   | R/W | 1       | RXW4C_IR are of no use.                                       |
|     |          |     |         | 1: SIR is in half duplex mode.                                |
| 1   |          | R/W | 0       | 0: IRTX is in normal condition.                               |
|     | TXINV_IR |     | 0       | 1: inverse the IRTX.                                          |
| 0   |          |     | 0       | 0: IRRX is in normal condition.                               |
| 0   | RXINV_IR | R/W |         | 1: inverse the IRRX.                                          |





### 6.5 Parallel Port Register (CR03)

#### 6.5.1 Parallel Port Device Enable Register — Index 30h

| Bit | Name     | R/W     | Default | Description               |
|-----|----------|---------|---------|---------------------------|
| 7-1 | Reserved | -       | -       | Reserved                  |
| 0   |          | R/W     | 1       | 0: disable Parallel Port. |
| 0   | PRT_EN   | FC/ V V |         | 1: enable Parallel Port.  |

#### 6.5.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                            |
|-----|--------------|-----|---------|----------------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 03h     | The MSB of Parallel Port base address. |

#### 6.5.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                            |
|-----|--------------|-----|---------|----------------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | 78h     | The LSB of Parallel Port base address. |

#### 6.5.4 IRQ Channel Select Register — Index 70h

| Bit | Name      | R/W | Default | Description                               |
|-----|-----------|-----|---------|-------------------------------------------|
| 7-5 | Reserved  | -   | -       | Reserved.                                 |
| 3-0 | SELPRTIRQ | R/W | 7h      | Select the IRQ channel for Parallel Port. |

#### 6.5.5 DMA Channel Select Register — Index 74h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-5 | Reserved | -   | -       | Reserved.   |





| 4   | ECP_DMA_MODE | R/W |     | 0: non-burst mode DMA.<br>1: enable burst mode DMA. |
|-----|--------------|-----|-----|-----------------------------------------------------|
| 3   | Reserved     | -   | -   | Reserved.                                           |
| 2-0 | SELPRTDMA    | R/W | 011 | Select the DMA channel for Parallel Port.           |

### 6.5.6 PRT Mode Select Register — Index F0h

| Bit | Name         | R/W | Default | Description                                |
|-----|--------------|-----|---------|--------------------------------------------|
|     |              |     |         | Interrupt mode in non-ECP mode.            |
| 7   | SPP_IRQ_MODE | R/W | 0       | 0: Level mode.                             |
|     |              |     |         | 1: Pulse mode.                             |
| 6-3 | ECP_FIFO_THR | R/W | 1000    | ECP FIFO threshold.                        |
|     |              |     |         | 000: Standard and Bi-direction (SPP) mode. |
|     |              |     |         | 001: EPP 1.9 and SPP mode.                 |
|     |              |     |         | 010: ECP mode (default).                   |
| 2-0 | PRT MODE     | R/W | 010     | 011: ECP and EPP 1.9 mode.                 |
| 2-0 | FRI_MODE     |     | 010     | 100: Printer mode.                         |
|     |              |     |         | 101: EPP 1.7 and SPP mode.                 |
|     |              |     |         | 110: Reserved.                             |
|     |              |     |         | 111: ECP and EPP1.7 mode.                  |



### 6.6 Hardware Monitor Registers (CR04)

### 6.6.1 Hardware Monitor Configuration Registers — Index 30h

| Bit | Name     | R/W   | Default | Description                  |
|-----|----------|-------|---------|------------------------------|
| 7-1 | Reserved | I     | -       | Reserved                     |
| 0   |          |       | 1       | 0: disable Hardware Monitor. |
| 0   | HM_EN    | R/W 1 |         | 1: enable Hardware Monitor.  |

#### 6.6.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                               |
|-----|--------------|-----|---------|-------------------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 02h     | The MSB of Hardware Monitor base address. |

#### 6.6.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                               |
|-----|--------------|-----|---------|-------------------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | 95h     | The LSB of Hardware Monitor base address. |

#### 6.6.4 IRQ Channel Select Register — Index 70h

| Bit | Name     | R/W | Default | Description                                  |
|-----|----------|-----|---------|----------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                    |
| 3-0 | SELHMIRQ | R/W | 0000    | Select the IRQ channel for Hardware Monitor. |

Before the device registers, the following is a register map order which shows a summary of all registers. Please refer each one register if you want more detail information.

Register CR01 ~ CR03  $\rightarrow$  Configuration Registers





Register CR0A ~ CR0F  $\rightarrow$  PECI/TSI Control Register Register CR10 ~ CR37  $\rightarrow$  Voltage Setting Register Register CR40 ~ CR4F  $\rightarrow$  PECI 3.0 Command and Register Register CR60 ~ CR8E  $\rightarrow$  Temperature Setting Register Register CR90 ~ CRDF  $\rightarrow$  Fan Control Setting Register  $\rightarrow$ Fan1 Detail Setting CRA0 ~ CRAF  $\rightarrow$ Fan2 Detail Setting CRB0 ~ CRBF

→Fan3 Detail Setting CRC0 ~ CRCF

### 6.6.5 Configuration Register — Index 01h

| Bit | Name       | R/W | Default | Description                                                                                                       |
|-----|------------|-----|---------|-------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved   | -   | 0       | Reserved                                                                                                          |
| 2   | POWER_DOWN | R/W | 0       | Hardware monitor function power down.                                                                             |
| 1   | FAN_START  | R/W | 1       | Set one to enable startup of fan monitoring operations; a zero puts the part in standby mode.                     |
| 0   | V_T_START  | R/W | 1       | Set one to enable startup of temperature and voltage monitoring operations; a zero puts the part in standby mode. |

### 6.6.6 Configuration Register — Index 02h

| Bit | Name         | R/W | Default | Description                                                                                                                                                                                                                            |
|-----|--------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved     | R/W | 0       | Dummy register.                                                                                                                                                                                                                        |
| 6   | CASE_BEEP_EN | R/W | 0       | 0: Disable case open event output via BEEP.<br>1: Enable case open event output via BEEP.                                                                                                                                              |
| 5-4 | OVT_MODE     | R/W | 0       | <ul> <li>00: The OVT# will be low active level mode.</li> <li>01: The OVT# will be low pulse mode.</li> <li>10: The OVT# will indicate by 1Hz LED function.</li> <li>11: The OVT# will indicate by (400/800HZ) BEEP output.</li> </ul> |
| 3   | Reserved     | R/W | 0       | Dummy register.                                                                                                                                                                                                                        |
| 2   | CASE_SMI_EN  | R/W | 0       | 0: Disable case open event output via PME.<br>1: Enable case open event output via PME.                                                                                                                                                |
| 1-0 | ALERT_MODE   | R/W | 0       | 00: The ALERT# will be low active level mode.<br>01: The ALERT# will be high active level mode.<br>10: The ALERT# will indicate by 1Hz LED function.<br>11: The ALERT# will indicate by (400/800HZ) BEEP output.                       |

6.6.7 Configuration Register — Index 03h

| Bit | Name | R/W | Default | Description |
|-----|------|-----|---------|-------------|
|-----|------|-----|---------|-------------|





| 7-1 | Reserved | R/W | 0 | Reserved                                                                                               |
|-----|----------|-----|---|--------------------------------------------------------------------------------------------------------|
| 0   | CASE_STS | R/W | 1 | Case open event status. Write 1 to clear if case open event cleared.<br>(This bit is powered by VBAT.) |

### 6.6.8 NEW TSI Mode Enable Register Index 07h

| Bit | Name         | R/W | Default | Description                                                             |
|-----|--------------|-----|---------|-------------------------------------------------------------------------|
| 7-1 | Reserved     | -   | 0       | Reserved                                                                |
| 0   | New_TSI_MODE | R/W | 0       | Set this bit to enable TSI new mode. Please check CR0A for more detail. |

### 6.6.9 Configuration Register — Index 08h

| Bit | Name       | R/W | Default | Description                                                      |
|-----|------------|-----|---------|------------------------------------------------------------------|
|     |            |     |         | When AMD TSI or Intel PCH SMBus is enabled, this byte is used as |
| 7-1 | SMBUS_ADDR | R/W | 7'h26   | SMBUS_ADDR. SMBUS_ADDR[7:1] is the slave address sent by the     |
|     |            |     |         | embedded master to fetch the temperature.                        |
| 0   | Reserved   | -   | -       | Reserved                                                         |

### 6.6.10 Configuration Register — Index 09h

| Bit | Name     | R/W | Default | Description                                                                                     |
|-----|----------|-----|---------|-------------------------------------------------------------------------------------------------|
| 7-1 | I2C_ADDR | R/W | 0       | I2C_ADDR[7:1] is the slave address sent by the embedded master when using a block write command |
| 0   | Reserved | R/W | 0       | Reserved                                                                                        |

### 6.6.11 Configuration Register — Index 0Ah

| Bit | Name        | R/W | Default | Description                                                                                                |
|-----|-------------|-----|---------|------------------------------------------------------------------------------------------------------------|
| 7   | BETA_EN     | R/W | 0       | 0: disable the T1 beta compensation.<br>1: enable the T1 beta compensation.                                |
| 6   | INTEL_MODEL | R/W | 1       | 0: AMD model.<br>1: Intel model.                                                                           |
| 5-4 | Reserved    | -   | 0       | Reserved.                                                                                                  |
| 3-2 | VTT_SEL     | R/W |         | PECI (Vtt) voltage select.<br>00: Vtt is 1.23V<br>01: Vtt is 1.13V<br>10: Vtt is 1.00V<br>11: Vtt is 1.00V |





| F7186 | <b>9</b> E |
|-------|------------|
|-------|------------|

|   |         |     |     | PCI_RST<br>1: Enable<br>PCI_RST<br>This bit a<br>and it det<br>PECI. | 4#/PCI_<br>the TSI<br>4#/PCI_<br>ccompar<br>ermines | RST5# pir<br>function v<br>RST5# pir<br>nies with IN | ia PECI/PECI_<br>ns.<br>NTEL_MODEL<br>bility of AMD T                | _<br>_REQ#<br>_, IBX_ | <sup>t</sup> or<br>ALT_EN | -                  |
|---|---------|-----|-----|----------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------|-----------------------|---------------------------|--------------------|
|   |         |     |     | INTEL_<br>MODEL<br>(CR0A,<br>bit6)                                   | TSI_EN<br>(CR0A,<br>bit1)                           | PECI_EN<br>(CR0A,<br>bit0)                           | IBX_ALT_EN<br>(CR2A, bit6 in<br>global<br>configuration<br>register) | PECI                  | AMD<br>TSI                | Intel PCH<br>SMBus |
|   |         |     | N O | 0                                                                    | 0                                                   | Х                                                    | Х                                                                    | Ν                     | N                         | N                  |
|   |         |     |     | 0                                                                    | 1                                                   | Х                                                    | Х                                                                    | Ν                     | Y                         | N                  |
| 1 | TSI_EN  | R/W |     | 1                                                                    | 0                                                   | 1                                                    | Х                                                                    | Y                     | Ν                         | N                  |
|   |         |     |     | 1                                                                    | 1                                                   | 1                                                    | 1                                                                    | Y                     | N                         | Y                  |
|   |         |     |     | 1                                                                    | 1                                                   | 0                                                    | Х                                                                    | Ν                     | Ν                         | Y                  |
|   |         |     |     | Setting (CI                                                          | R07[0] NE<br>TSI EN                                 | EW_TSI_MO                                            | DE = 1)<br>IBX_ALT_EN                                                | PECI                  | AMD                       | Intel PCH          |
|   |         |     |     | MODEL                                                                | (CR0A,                                              | (CR0A,                                               | (CR2A, bit6 in                                                       | 1 201                 | TSI                       | SMBus              |
|   |         |     |     | (CR0A,                                                               | bit1)                                               | bit0)                                                | global                                                               |                       |                           |                    |
|   |         |     |     | bit6)                                                                |                                                     |                                                      | configuration                                                        |                       |                           |                    |
|   |         |     |     |                                                                      |                                                     |                                                      | register)                                                            |                       |                           |                    |
|   |         |     |     | 0                                                                    | 0                                                   | Х                                                    | Х                                                                    | Ν                     | Ν                         | N                  |
|   |         |     |     | 0                                                                    | 1                                                   | Х                                                    | Х                                                                    | Ν                     | Ν                         | Y                  |
|   |         |     |     | 1                                                                    | 0                                                   | 1                                                    | Х                                                                    | Y                     | Ν                         | N                  |
|   |         |     |     | 1                                                                    | 1                                                   | 1                                                    | 1                                                                    | Y                     | Y                         | N                  |
|   |         |     |     | 1                                                                    | 1                                                   | 0                                                    | Х                                                                    | Ν                     | Y                         | N                  |
| 0 | PECI_EN | R/W | 0   |                                                                      |                                                     |                                                      | PECI/PECI_F                                                          |                       |                           |                    |

### 6.6.12 Configuration Register — Index 0Bh

| Bit | Name       | R/W | Default | Description                                                          |
|-----|------------|-----|---------|----------------------------------------------------------------------|
|     |            |     |         | Select the Intel CPU socket number.                                  |
|     |            |     |         | 0000: no CPU presented. PECI host will use Ping() command to find    |
|     |            |     | 0       | CPU address.                                                         |
|     | CPU_SEL    | R/W |         | 0001: CPU is in socket 0, i.e. PECI address is 0x30.                 |
| 7-4 |            |     |         | 0010: CPU is in socket 0, i.e. PECI address is 0x31.                 |
|     |            |     |         | 0100: CPU is in socket 0, i.e. PECI address is 0x32.                 |
|     |            |     |         | 1000: CPU is in socket 0, i.e. PECI address is 0x33.                 |
|     |            |     |         | Others are reserved.                                                 |
| 3-1 | Reserved   | -   | 0       | Reserved.                                                            |
|     |            | R/W | 0       | If the CPU is selected as dual core. Set this register 1 to read the |
| 0   | DOMAIN1_EN |     |         | temperature of domain1.                                              |





۰.

### 6.6.13 Configuration Register — Index 0Ch

| Bit | Name     | R/W | Default | Description                                                    |
|-----|----------|-----|---------|----------------------------------------------------------------|
|     |          |     |         | TCC Activation Temperature.                                    |
|     |          |     |         | When PECI is enabled, the absolute value of CPU temperature is |
| 7-0 | TCC_TEMP | R/W | 8'h55   | calculated by the equation:                                    |
|     |          |     |         | CPU_TEMP = TCC_TEMP + PECI Reading.                            |
|     |          |     |         | The range of this register is -128 ~ 127.                      |

### 6.6.14 Configuration Register — Index 0Dh

| Bit | Name       | R/W | Default                        | Description                                                      |
|-----|------------|-----|--------------------------------|------------------------------------------------------------------|
|     |            |     | TSI Temperature offset for CPU |                                                                  |
| 7-0 | TSI_OFFSET | R/W | 8'h00                          | When AMD TSI or Intel PCH SMBus is enabled, this byte is used as |
|     |            |     |                                | the offset to be added to the temperature reading of CPU.        |

### 6.6.15 Configuration Register — Index 0Fh

| Bit | Name               | R/W     | Default | Description                                                          |
|-----|--------------------|---------|---------|----------------------------------------------------------------------|
| 7-6 | Reserved           | -       | 0       | Reserved.                                                            |
| 5   | 5 PECI_REQ_EN R/W  |         | 1       | 0: disable the PECI_REQ# function.                                   |
| 5   |                    | F(/ V V |         | 1: Enable the PECI_REQ# function.                                    |
| 4-2 | Reserved           | -       | 0       | Reserved.                                                            |
| 1.0 | 1-0 DIG_RATE_SEL F |         |         | Digital temperatures monitoring rate for PECI, AMD TSI, or Intel PCH |
| 1-0 |                    | R/W     |         | SMBus. The rate is calculated by 20Hz/(DIG_RATE_SEL + 1).            |

### 6.6.16 Over-Voltage Shut Down Enable Register — Index 10h

| Bit | Name      | R/W | Default | Description                             |
|-----|-----------|-----|---------|-----------------------------------------|
| 7   | Reserved  | -   | 0       | Reserved.                               |
| 6   | V6_OVP_EN | R/W | 0       | Over-voltage shut down enable for VIN6  |
| 5   | V5_OVP_EN | R/W | 0       | Over-voltage shut down enable for VIN5  |
| 4-1 | Reserved  | -   | 0       | Reserved                                |
| 0   | V0_OVP_EN | R/W | 0       | Over-voltage shut down enable for VCC3V |

#### 6.6.17 Over-Voltage Status Register (Powered by VBAT) — Index 11h

| Bit Name R/W Defau | t Description |
|--------------------|---------------|
|--------------------|---------------|



•

| 7-6 | Reserved  | -        | 0 | Reserved.                                                                                                                                                                                                                                                                                 |
|-----|-----------|----------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | V_EXC_OVV | R/W<br>C | 0 | This bit is over-voltage status. Once one of the monitored voltages (VCC3V, VIN5, VIN6) over its related over-voltage limits and its related over-voltage shut down enable bit is set, this bit will be set to 1. Write a 1 to this bit will clear it to 0. (This bit is powered by VBAT) |

### 6.6.18 Voltage reading and limit— Index 20h- 37h

| Address | Attribute | Default Value | Description                                                       |
|---------|-----------|---------------|-------------------------------------------------------------------|
| 20h     | R         |               | VCC3V reading. The unit of reading is 8mV.                        |
| 21h     | R         |               | VIN1 (Vcore) reading. The unit of reading is 8mV.                 |
| 22h     | R         |               | VIN2 reading. The unit of reading is 8mV.                         |
| 23h     | R         |               | VIN3 reading. The unit of reading is 8mV.                         |
| 24h     | R         |               | VIN4 reading. The unit of reading is 8mV.                         |
| 25h     | R         |               | VIN5 reading. The unit of reading is 8mV.                         |
| 26h     | R         |               | VIN6 reading. The unit of reading is 8mV.                         |
| 27h     | R         |               | VSB3V reading. The unit of reading is 8mV.                        |
| 28h     | R         |               | VBAT reading. The unit of reading is 8mV.                         |
| 29~30h  | R         | FF            | Reserved                                                          |
| 2Dh     | RO        |               | FAN1 present fan duty reading                                     |
| 2Eh     | RO        |               | FAN2 present fan duty reading                                     |
| 2Fh     | RO        |               | FAN3 present fan duty reading                                     |
| 36h     | R/W       | FF            | VIN5 over-voltage limit (V5_OVV_LIMIT). The unit is 9mv. (This    |
| 3011    | R/ VV     |               | byte is powered by VBAT.)                                         |
| 37h     | R/W       | FF            | VIN6 over-voltage limit (V6_OVV_LIMIT). The unit is 9mv. (This    |
| 3711    | FV/ V V   | ГГ            | byte is powered by VBAT.)                                         |
| 3Fh     | W         | FF            | Write bit 0 to "1" to select OVP start monitor after PWROK ready. |

### PECI 3.0 Command and Register

### 6.6.19 PECI Configuration Register — Index 40h

| Bit | Name           | R/W | Default | Description                                                                                                                         |
|-----|----------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RDIAMSR_CMD_EN | R/W |         | When PECI temperature monitoring is enabled, set this bit 1 will generate a RdIAMSR() command before a GetTemp() command.           |
| 6   | C3_UPDATE_EN   | R/W |         | If RDIAMSR_CMD_EN is not set to 1, the temperature data is not allowed to be updated when the completion code of RdIAMSR() is 0x82. |





| 5-4 | Reserved    | R   | - | Reserved                                                                                                                                                          |
|-----|-------------|-----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | C3_PTEMP_EN | R/W | 0 | Set this bit 1 to enable updateing positive value of temperature if the completion code of RdIAMSR() is 0x82.                                                     |
| 2   | C0_PTEMP_EN | R/W | 0 | Set this bit 1 to enable updating positive value of temperature if the completion code of RdIAMSR() is not 0x82 and the bit 8 of completion code is not 1 either. |
| 1   | C3_ALL0_EN  | R/W | 0 | Set this bit 1 to enable updating temperature value 0x0000 if the completion code of RdIAMSR() is 0x82.                                                           |
| 0   | C0_ALL0_EN  | R/W | 0 | Set this bit 1 to enable updating temperature value 0x0000 if the completion code of RdIAMSR() is not 0x82 and the bit 8 of completion code is not 1 either.      |

### 6.6.20 PECI Master Control Register — Index 41h

| Bit | Name               | R/W | Default | Description                                                                                                                                                                 |
|-----|--------------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PECI_CMD_STAR<br>T | W   | -       | Write 1 to this bit to start a PECI command when using as a PECI master. (PECI_PENDING must be set to 1)                                                                    |
| 6-5 | Reserved           | R   | -       | Reserved                                                                                                                                                                    |
| 4   | PECI_PENDING       | R/W | 0       | Set this bit 1 to stop monitoring PECI temperature.                                                                                                                         |
| 3   | Reserved           | R   | -       | Reserved                                                                                                                                                                    |
| 2-0 | PECI_CMD           | R/W | 3'h0    | PECI command to be used by PECI master.<br>000: PING()<br>001: GetDIB()<br>010: GetTemp()<br>011: RdIAMSR()<br>100: RdPkgConfig()<br>101: WrPkgConfig()<br>others: Reserved |

### 6.6.21 PECI Master Status Register — Index 42h

| Bit | Name         | R/W      | Default | Description                                                                                                                    |
|-----|--------------|----------|---------|--------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | Reserved     | R        | -       | Reserved                                                                                                                       |
| 1   | PECI_FCS_ERR | R/W<br>C | -       | This bit is the FCS error status of PECI master commands. Write this bit 1 or read this byte will clear this bit to 0.         |
| 0   | PECI_FINISH  | R/W<br>C | -       | This bit is the Command Finish status of PECI master commands.<br>Write this bit 1 or read this byte will clear this bit to 0. |

### 6.6.22 PECI Master DATA0 Register — Index 43h

| Bit | Name       | R/W | Default | Description                                                                                                                                                           |
|-----|------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | PECI_DATA0 | R/W | 0       | For RdIAMSR(), RdPkgConfig() and WrPkgConfig() command, this byte represents "Host ID[7:1] & Retry[0]". Please refer to PECI interface specification for more detail. |

### 6.6.23 PECI Master DATA1 Register — Index 44h





| 7-0 | PECI_DATA1 | R/W | 0 | For RdIAMSR(), this byte represents "Processor ID".<br>For RdPkgConfig() and WrPkgConfig(), this byte represents<br>"Index".<br>Please refer to PECI interface specification for more detail. |
|-----|------------|-----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|-----|------------|-----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

#### 6.6.24 PECI Master DATA2 Register — Index 45h

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                                                                     |
|-----|------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | PECI_DATA2 | R/W | 0       | For RdIAMSR(), this byte is the least significant byte of "MSR<br>Address".<br>For RdPkgConfig() and WrPkgConfig(), this byte is the least<br>significant byte of "Parameter".<br>Please refer to PECI interface specification for more detail. |

### 6.6.25 PECI Master DATA3 Register — Index 46h

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                                                                   |
|-----|------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | PECI_DATA3 | R/W | 0       | For RdIAMSR(), this byte is the most significant byte of "MSR<br>Address".<br>For RdPkgConfig() and WrPkgConfig(), this byte is the most<br>significant byte of "Parameter".<br>Please refer to PECI interface specification for more detail. |

### 6.6.26 PECI Master DATA4 Register — Index 47h

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                                                                                         |
|-----|------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | PECI_DATA4 | R/W | 0       | For GetDIB(), this byte represents "Device Info"<br>For GetTemp(), this byte represents the least significant byte of<br>temperature.<br>For RdIAMSR() and RdPkgConfig(), this byte is "Completion<br>Code".<br>For WrPkgConfig(), this byte represents "DATA[7:0]" |

#### 6.6.27 PECI Master DATA5 Register — Index 48h

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                                                                                              |
|-----|------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | PECI_DATA5 | R/W | 0       | For GetDIB(), this byte represents "Revision Number"<br>For GetTemp(), this byte represents the most significant byte of<br>temperature.<br>For RdIAMSR() and RdPkgConfig(), this byte represents<br>"DATA[7:0]"<br>For WrPkgConfig(), this byte represents "DATA[15:8]" |

### 6.6.28 PECI Master DATA6 Register — Index 49h

| Bit | Name       | R/W | Default | Description                                                                                                                      |
|-----|------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | PECI_DATA6 | R/W | 0       | For RdIAMSR() and RdPkgConfig() , this byte represents<br>"DATA[15:8]".<br>For WrPkgConfig(), this byte represents "DATA[23:16]" |

#### 6.6.29 PECI Master DATA7 Register — Index 4Ah

| Bit | Name | R/W Default | Description |
|-----|------|-------------|-------------|
|-----|------|-------------|-------------|





|     |            |     |   | For RdIAMSR() and RdPkgConfig() , this byte represents |
|-----|------------|-----|---|--------------------------------------------------------|
| 7-0 | PECI_DATA7 | R/W | 0 | "DATA[23:16]".                                         |
|     |            |     |   | For WrPkgConfig(), this byte represents "DATA[31:24]"  |

### 6.6.30 PECI Master DATA8 Register — Index 4Bh

| Bit | Name       | R/W | Default | Description                                                                                                                  |
|-----|------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | PECI_DATA8 | R/W | -       | For RdIAMSR() and RdPkgConfig() , this byte represents<br>"DATA[31:24]".<br>For WrPkgConfig(), this byte represents "AW FCS" |

### 6.6.31 PECI Master DATA9 Register — Index 4Ch

| Bit | Name       | R/W | Default | Description                                                                                                     |
|-----|------------|-----|---------|-----------------------------------------------------------------------------------------------------------------|
| 7-0 | PECI_DATA9 | R/W |         | For RdIAMSR(), this byte represents "DATA[39:32]".<br>For WrPkgConfig(), this byte represents "Completion Code" |

#### 6.6.32 PECI Master DATA10 Register — Index 4Dh

| Bit | Name        | R/W | Default | Description                                        |
|-----|-------------|-----|---------|----------------------------------------------------|
| 7-0 | PECI_DATA10 | R/W | 0       | For RdIAMSR(), this byte represents "DATA[47:40]". |

#### 6.6.33 PECI Master DATA11 Register — Index 4Eh

| Bit | Name        | R/W | Default | Descripti                           | on             |
|-----|-------------|-----|---------|-------------------------------------|----------------|
| 7-0 | PECI_DATA11 | R/W | 0       | For RdIAMSR(), this byte represents | "DATA[55:48]". |

#### 6.6.34 PECI Master DATA12 Register — Index 4Fh

| Bit | Name        | R/W | Default | Description                         | on             |
|-----|-------------|-----|---------|-------------------------------------|----------------|
| 7-0 | PECI_DATA12 | R/W | 0       | For RdIAMSR(), this byte represents | "DATA[63:56]". |

#### Temperature Setting

### 6.6.35 Temperature PME# Enable Register — Index 60h

| Bit | Name            | R/W | Default | Description                                                         |
|-----|-----------------|-----|---------|---------------------------------------------------------------------|
| 7   |                 | R/W | 0       | If set this bit to 1, PME# signal will be issued when TEMP3 exceeds |
| '   | EN_T3_OVT_PME   |     |         | OVT limit setting.                                                  |
| 6   | EN T2 OVT PME   | R/W | 0       | If set this bit to 1, PME# signal will be issued when TEMP2 exceeds |
| 0   |                 |     |         | OVT setting.                                                        |
| 5   |                 | R/W | 0       | If set this bit to 1, PME# signal will be issued when TEMP1 exceeds |
| 5   | 5 EN_T1_OVT_PME |     |         | OVT setting.                                                        |
| 4   | Reserved        | R/W | 0       | Reserved                                                            |
| 2   | 3 EN_T3_EXC_PME | R/W | 0       | If set this bit to 1, PME# signal will be issued when TEMP3 exceeds |
| 3   |                 |     |         | high limit setting.                                                 |





| 2 | 2 EN_T2_EXC_PME F |     | 0 | If set this bit to 1, PME# signal will be issued when TEMP2 exceeds |
|---|-------------------|-----|---|---------------------------------------------------------------------|
| 2 |                   |     |   | high limit setting.                                                 |
| 1 | 1 EN_T1_EXC_PME   | R/W | 0 | If set this bit to 1, PME# signal will be issued when TEMP1 exceeds |
|   |                   |     |   | high limit setting.                                                 |
| 0 | Reserved          | R/W | 0 | Reserved                                                            |

### 6.6.36 Temperature Interrupt Status Register — Index 61h

| Bit | Name        | R/W | Default | Description                                                              |
|-----|-------------|-----|---------|--------------------------------------------------------------------------|
|     |             |     |         | This bit gets 1 to indicate TEMP3 temperature sensor has exceeded        |
| 7   | T3_OVT_STS  | R/W | 0       | OVT limit or below the "OVT limit –hysteresis". Write 1 to clear this    |
|     |             |     |         | bit, and write 0 to ignore.                                              |
|     |             |     |         | This bit gets 1 to indicate TEMP2 temperature sensor has exceeded        |
| 6   | T2_OVT_STS  | R/W | 0       | OVT limit or below the "OVT limit –hysteresis". Write 1 to clear this    |
|     |             |     |         | bit, write 0 to ignore.                                                  |
|     |             |     |         | This bit gets 1 to indicate TEMP1 temperature sensor has exceeded        |
| 5   | T1_OVT_STS  | R/W | 0       | OVT limit or below the "OVT limit –hysteresis". Write 1 to clear this    |
|     |             |     |         | bit, write 0 to ignore.                                                  |
| 4   | Reserved    | R/W | 0       | Reserved                                                                 |
|     |             |     |         | This bit gets 1 to indicate TEMP3 temperature sensor has exceeded        |
| 3   | T3_EXC _STS | R/W | 0       | high limit or below the "high limit –hysteresis". Write 1 to clear this  |
|     |             |     |         | bit, write 0 to ignore.                                                  |
|     |             |     |         | This bit gets 1 to indicate TEMP2 temperature sensor has exceeded        |
| 2   | T2_EXC_STS  | R/W | 0       | high limit or below the "high limit –hysteresis" limit. Write 1 to clear |
|     |             |     |         | this bit, write 0 to ignore.                                             |
|     |             |     |         | This bit gets 1 to indicate TEMP1 temperature sensor has exceeded        |
| 1   | T1_EXC_STS  | R/W | 0       | high limit or below the "high limit –hysteresis" limit. Write 1 to clear |
|     |             |     |         | this bit, write 0 to ignore.                                             |
| 0   | Reserved    | R/W | 0       | Reserved                                                                 |

### 6.6.37 Temperature Real Time Status Register — Index 62h

| Bit | Name     | R/W     | Default | Description                                                    |
|-----|----------|---------|---------|----------------------------------------------------------------|
| 7   |          | R/W     | 0       | Set when the TEMP3 exceeds the OVT limit. Clear when the TEMP3 |
| 1   | 7 T3_OVT | F(/ V V |         | is below the "OVT limit –hysteresis" temperature.              |
| 6   |          | R/W     | 0       | Set when the TEMP2 exceeds the OVT limit. Clear when the TEMP2 |
| 0   | T2_OVT   |         |         | is below the "OVT limit –hysteresis" temperature.              |



۰.

| 5 | 5 T1 OVT   | R/W     | 0 | Set when the TEMP1 exceeds the OVT limit. Clear when the TEMP1  |
|---|------------|---------|---|-----------------------------------------------------------------|
| Ŭ | 11_011     |         |   | is below the "OVT limit –hysteresis" temperature.               |
| 4 | Reserved   | R/W     | 0 | Reserved                                                        |
| 3 |            | R/W     | 0 | Set when the TEMP3 exceeds the high limit. Clear when the TEMP3 |
| 3 | T3_EXC     | K/ VV   | 0 | is below the "high limit –hysteresis" temperature.              |
| 2 | T2 EXC     | R/W     | 0 | Set when the TEMP2 exceeds the high limit. Clear when the TEMP2 |
| 2 | IZ_EAC     | FC/ V V | 0 | is below the "high limit –hysteresis" temperature.              |
| 1 |            | R/W     | 0 | Set when the TEMP1 exceeds the high limit. Clear when the TEMP1 |
|   | 1 T1_EXC R | R/ VV   | 0 | is below the "high limit –hysteresis" temperature.              |
| 0 | Reserved   | R/W     | 0 | Reserved                                                        |

### 6.6.38 Temperature BEEP Enable Register — Index 63h

| Bit | Name        | R/W | Default | Description                                                         |
|-----|-------------|-----|---------|---------------------------------------------------------------------|
| 7   | EN_T3_      | R/W | 0       | If set this bit to 1, BEEP signal will be issued when TEMP3 exceeds |
| 1   | OVT_BEEP    |     | 0       | OVT limit setting.                                                  |
| 6   | EN_ T2_     | R/W | 0       | If set this bit to 1, BEEP signal will be issued when TEMP2 exceeds |
| 0   | OVT_BEEP    |     | 0       | OVT limit setting.                                                  |
| 5   | EN_ T1_     | R/W | 0       | If set this bit to 1, BEEP signal will be issued when TEMP1 exceeds |
| Э   | OVT_BEEP    | R/W | 0       | OVT limit setting.                                                  |
| 4   | Reserved    | R/W | 0       | Reserved                                                            |
| 2   | EN_         |     | 0       | If set this bit to 1, BEEP signal will be issued when TEMP3 exceeds |
| 3   | T3_EXC_BEEP | R/W |         | high limit setting.                                                 |
|     | EN_         |     | 0       | If set this bit to 1, BEEP signal will be issued when TEMP2 exceeds |
| 2   | T2_EXC_BEEP | R/W | 0       | high limit setting.                                                 |
| 1   | EN_         |     | 0       | If set this bit to 1, BEEP signal will be issued when TEMP1 exceeds |
| 1   | T1_EXC_BEEP | R/W |         | high limit setting.                                                 |
| 0   | Reserved    | R/W | 0       | Reserved                                                            |

### 6.6.39 T1 OVT and High Limit Temperature Select Register — Index 64h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-6 | Reserved | R/W | 0       | Reserved    |



•

| i   |                |     |   |                                                                 |
|-----|----------------|-----|---|-----------------------------------------------------------------|
|     |                |     |   | Select the source temperature for T1 OVT Limit.                 |
|     |                |     |   | 0: Select T1 to be compared to Temperature 1 OVT Limit.         |
|     |                |     |   | 1: Select CPU temperature from PECI to be compared to           |
| 5 4 |                |     | 0 | Temperature 1 OVT Limit.                                        |
| 5-4 | OVT_TEMP_SEL   | R/W | 0 | 2: Select CPU temperature from AMD TSI or Intel PCH SMBus to be |
|     |                |     |   | compared to Temperature 1 OVT Limit.                            |
|     |                |     |   | 3: Select the MAX temperature from Intel PCH SMBus to be        |
|     |                |     |   | compared to Temperature 1 OVT Limit.                            |
| 3-2 | Reserved       | R/W | 0 | Reserved                                                        |
|     |                |     |   | Select the source temperature for T1 High Limit.                |
|     |                |     |   | 0: Select T1 to be compared to Temperature 1 High Limit.        |
|     |                |     |   | 1: Select CPU temperature from PECI to be compared to           |
| 1.0 |                |     | 0 | Temperature 1 High Limit.                                       |
| 1-0 | HIGH_ TEMP_SEL | R/W | 0 | 2: Select CPU temperature from AMD TSI or Intel PCH SMBus to be |
|     |                |     |   | compared to Temperature 1 High Limit.                           |
|     |                |     |   | 3: Select the MAX temperature from Intel PCH SMBus to be        |
|     |                |     |   | compared to Temperature 1 High Limit.                           |

### 6.6.40 OVT and Alert Output Enable Register 1 — Index 66h

| Bit           | Name            | R/W | Default                                                          | Description                                                      |
|---------------|-----------------|-----|------------------------------------------------------------------|------------------------------------------------------------------|
| 7 EN_T3_ALERT |                 | R   | 0                                                                | Enable temperature 3 alert event (asserted when temperature over |
|               | ĸ               |     | high limit)                                                      |                                                                  |
| 6 EN T2 ALERT | R               | 0   | Enable temperature 2 alert event (asserted when temperature over |                                                                  |
| 0             | EN_T2_ALERT     | ĸ   |                                                                  | high limit)                                                      |
| _             | 5 EN_T1_ALERT R | Р   | 0                                                                | Enable temperature 1 alert event (asserted when temperature over |
| 5             |                 | ĸ   |                                                                  | high limit)                                                      |
| 4             | Reserved        | R   | 0                                                                | Reserved.                                                        |
| 3             | EN_T3_OVT       | R/W | 0                                                                | Enable over temperature (OVT) mechanism of temperature3.         |
| 2             | EN_T2_OVT       | R/W | 0                                                                | Enable over temperature (OVT) mechanism of temperature2.         |
| 1             | EN_T1_OVT       | R/W | 1                                                                | Enable over temperature (OVT) mechanism of temperature1.         |
| 0             | Reserved        | R   | 0h                                                               | Reserved.                                                        |

6.6.41 Reserved —Index 67~69h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-0 | Reserved | -   | -       | Reserved    |





۰.

| Bit | Name     | R/W | Default | Description                                                                         |
|-----|----------|-----|---------|-------------------------------------------------------------------------------------|
| 7-4 | Reserved | RO  | 0       | Reserved                                                                            |
| 3   | T3_MODE  | R/W | 1       | 0: TEMP3 is connected to a thermistor<br>1: TEMP3 is connected to a BJT.(default)   |
| 2   | T2_MODE  | R/W | 1       | 0: TEMP2 is connected to a thermistor.<br>1: TEMP2 is connected to a BJT. (default) |
| 1   | T1_MODE  | R/W | 1       | 0: TEMP1 is connected to a thermistor<br>1: TEMP1 is connected to a BJT.(default)   |
| 0   | Reserved | R   | 0       | Reserved                                                                            |

### 6.6.42 Temperature Sensor Type Register — Index 6Bh

### 6.6.43 TEMP1 Limit Hystersis Select Register — Index 6Ch

| Bit | Name      | R/W | Default | Description                                                                              |
|-----|-----------|-----|---------|------------------------------------------------------------------------------------------|
| 7-4 | TEMP1_HYS | R/W | 4h      | Limit hysteresis. (0~15 degree C)<br>Temperature and below the (boundary – hysteresis ). |
| 3-0 | Reserved  | R   | 0h      | Reserved                                                                                 |

### 6.6.44 TEMP2 and TEMP3 Limit Hystersis Select Register — Index 6Dh

| Bit | Name              | R/W     | Default | Description                                          |
|-----|-------------------|---------|---------|------------------------------------------------------|
| 7.4 | 7-4 TEMP3_HYS R/W |         | 2h      | Limit hysteresis. (0~15 degree C)                    |
| 7-4 |                   | r./ v v |         | Temperature and below the ( boundary – hysteresis ). |
| 2.0 | TEMP2_HYS         | R/W     | 4h      | Limit hysteresis. (0~15 degree C)                    |
| 3-0 |                   |         |         | Temperature and below the ( boundary – hysteresis ). |

### 6.6.45 DIODE OPEN Status Register — Index 6Fh

| Bit        | Name          | R/W | Default | Description                                                             |
|------------|---------------|-----|---------|-------------------------------------------------------------------------|
| 7-6        | Reserved      | R   | -       | Reserved                                                                |
| 5 PECLOPEN | PECI OPEN     | R   | -       | When PECI interface is enabled, "1" indicates an error code (0x0080     |
|            |               |     |         | or 0x0081) is received from PECI slave.                                 |
| 4          | 4 TSI OPEN    | R   | -       | When TSI interface is enabled, "1" indicates the error of not receiving |
| -          |               |     |         | NACK bit or a timeout occurred.                                         |
| 3          | T3_DIODE_OPEN | R   | -       | "1" indicates external diode 3 is open                                  |
| 2          | T2_DIODE_OPEN | R   | -       | "1" indicates external diode 2 is open or short                         |
| 1          | T1_DIODE_OPEN | R   | -       | "1" indicates external diode 1 is open or short                         |
| 0          | Reserved      | R   | -       | Reserved                                                                |





| Address | Attribute | Default Value | Description                                                                               |
|---------|-----------|---------------|-------------------------------------------------------------------------------------------|
| 70h     | Reserved  | FFh           | Reserved                                                                                  |
| 71h     | Reserved  | FFh           | Reserved                                                                                  |
| 72h     | R         |               | Temperature 1 reading. The unit of reading is 1°C.At the moment                           |
| 7211    | ĸ         |               | of reading this register.                                                                 |
| 73h     | R         |               | Reserved                                                                                  |
| 74h     | R         |               | Temperature 2 reading. The unit of reading is 1°C.At the moment                           |
|         |           |               | of reading this register.                                                                 |
| 75h     | R         |               | Reserved                                                                                  |
| 76h     | R         |               | Temperature 3 reading. The unit of reading is 1°C.At the moment of reading this register. |
| 77-79h  | R         |               | Reserved                                                                                  |
| 11-1511 |           |               | The data of CPU temperature from digital interface after IIR filter.                      |
| 7Ah     | R         |               | (Available if Intel IBX or AMD TSI interface is enabled)                                  |
|         |           |               | The raw data of PCH temperature from digital interface. (Only                             |
| 7Bh     | R         |               | available if Intel IBX interface is enabled)                                              |
| 701     |           |               | The raw data of MCH read from digital interface. (Only available if                       |
| 7Ch     | R         |               | Intel IBX interface is enabled)                                                           |
|         |           |               | The raw data of maximum temperature between CPU/PCH/MCH                                   |
| 7Dh     | R         |               | from digital interface. (Only available if Intel IBX interface is                         |
|         |           |               | enabled)                                                                                  |
| 7Eh     | R         |               | The data of CPU temperature from digital interface after IIR filter.                      |
|         |           |               | (Only available if PECI interface is enabled)                                             |
| 7Fh     | Reserved  | FFh           | Reserved                                                                                  |
| 80h     | Reserved  | FFh           | Reserved                                                                                  |
| 81h     | Reserved  | FFh           | Reserved                                                                                  |
| 82h     | R/W       | 64h           | Temperature sensor 1 OVT limit. The unit is 1°C.                                          |
| 83h     | R/W       | 55h           | Temperature sensor 1 high limit. The unit is 1°C.                                         |
| 84h     | R/W       | 64h           | Temperature sensor 2 OVT limit. The unit is 1°C.                                          |
| 85h     | R/W       | 55h           | Temperature sensor 2 high limit. The unit is 1°C.                                         |
| 86h     | R/W       | 55h           | Temperature sensor 3 OVT limit. The unit is 1°C.                                          |
| 87h     | R/W       | 46h           | Temperature sensor 3 high limit. The unit is 1°C.                                         |

#### 6.6.46 Temperature — Index 70h- 8Dh





| 88-8Bh | R |     | Reserved |
|--------|---|-----|----------|
| 8C~8Dh | R | FFH | Reserved |

#### 6.6.47 Temperature Filter Select Register —Index 8Eh

| Bit | Name          | R/W | Default | Description                                                         |
|-----|---------------|-----|---------|---------------------------------------------------------------------|
|     |               |     |         | The queue time for second filter to quickly update values.          |
|     |               |     |         | 00: 8 times.                                                        |
| 7-6 | IIR-QUEUR3    | R/W | 1h      | 01: 12 times.                                                       |
|     |               |     |         | 10: 16 times. (default)                                             |
|     |               |     |         | 11: 24 times.                                                       |
|     |               |     |         | The queue time for second filter to quickly update values.          |
|     |               |     | 1h      | 00: 8 times.                                                        |
| 5-4 | IIR-QUEUR2    | R/W |         | 01: 12 times.                                                       |
|     |               |     |         | 10: 16 times. (default)                                             |
|     |               |     |         | 11: 24 times.                                                       |
|     |               |     |         | The queue time for second filter to quickly update values.          |
|     |               |     |         | 00: 8 timers.                                                       |
| 3-2 | IIR-QUEUR1    | R/W | 1h      | 01: 12 times.                                                       |
|     |               |     |         | 10: 16 times. (default)                                             |
|     |               |     |         | 11: 24 times.                                                       |
|     |               |     |         | The queue time for second filter to quickly update values. (for CPU |
| 1-0 | IIR-QUEUR_DIG | R/W | 1h      | temperature from PECI or TSI interface)                             |
|     |               |     |         | 00: 8 timers.                                                       |
|     |               |     |         | 01: 12 times.                                                       |
|     |               |     |         | 10: 16 times. (default)                                             |
|     |               |     |         | 11: 24 times.                                                       |

#### **Fan Control Setting**

#### 6.6.48 FAN PME# Enable Register — Index 90h

| Bit | Name        | R/W | Default | Description                                                                                                                    |
|-----|-------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved    | R   | 0       | Reserved                                                                                                                       |
| 2   | EN_FAN3_PME | R/W | 0       | A one enables the corresponding interrupt status bit for PME#<br>interrupt<br>Set this bit 1 to enable PME# function for Fan3. |





|   |             |     |   | A one enables the corresponding interrupt status bit for PME# |
|---|-------------|-----|---|---------------------------------------------------------------|
| 1 | EN_FAN2_PME | R/W | 0 | interrupt.                                                    |
|   |             |     |   | Set this bit 1 to enable PME# function for Fan2.              |
|   |             |     |   | A one enables the corresponding interrupt status bit for PME# |
| 0 | EN_FAN1_PME | R/W | 0 | interrupt.                                                    |
|   |             |     |   | Set this bit 1 to enable PME# function for Fan1.              |

#### 6.6.49 FAN Interrupt Status Register — Index 91h

| Bit | Name     | R/W | Default | Description                                                             |
|-----|----------|-----|---------|-------------------------------------------------------------------------|
| 7-3 | Reserved | R   | 0       | Reserved                                                                |
| 2   | FAN3_STS | R/W |         | This bit is set when the fan3 count exceeds the count limit. Write 1 to |
|     |          |     |         | clear this bit, write 0 will be ignored.                                |
| 1   | FAN2 STS | R/W | ///     | This bit is set when the fan2 count exceeds the count limit. Write 1 to |
|     |          |     |         | clear this bit, write 0 will be ignored.                                |
| 0   |          | R/W |         | This bit is set when the fan1 count exceeds the count limit. Write 1 to |
| 0   | FAN1_STS |     |         | clear this bit, write 0 will be ignored.                                |

#### 6.6.50 FAN Real Time Status Register — Index 92h

| Bit | Name     | R/W | Default | Description                                                                                                                                          |
|-----|----------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved |     | 0       | Reserved                                                                                                                                             |
| 2   | FAN3_EXC | R   |         | This bit set to high mean that fan3 count can't meet expect count over than SMI time(CR9F) or when duty not zero but fan stop over then 3 sec.       |
| 1   | FAN2_EXC | R   |         | This bit set to high mean that fan2 count can't meet expect count over<br>than SMI time(CR9F) or when duty not zero but fan stop over then 3<br>sec. |
| 0   | FAN1_EXC | R   |         | This bit set to high mean that fan1 count can't meet expect count over than SMI time(CR9F) or when duty not zero but fan stop over then 3 sec.       |

#### 6.6.51 FAN BEEP# Enable Register — Index 93h

| Bit | Name       | R/W | Default | Description                                                          |
|-----|------------|-----|---------|----------------------------------------------------------------------|
| 7   | FULL_WITH_ | R/W | 0       | Set one will enable FAN to force full speed when T3 over high limit. |
|     | T3_EN      |     |         |                                                                      |





| 6 | FULL_WITH_<br>T2_EN | R/W | 0 | Set one will enable FAN to force full speed when T2 over high limit. |
|---|---------------------|-----|---|----------------------------------------------------------------------|
| 5 | FULL_WITH_<br>T1_EN | R/W | 0 | Set one will enable FAN to force full speed when T1 over high limit. |
| 4 | Reserved            | -   | - | Reserved                                                             |
| 3 | Reserved            | -   | - | Reserved.                                                            |
| 2 | EN_FAN3_ BEEP       | R/W | 0 | A one enables the corresponding interrupt status bit for BEEP.       |
| 1 | EN_FAN2_BEEP        | R/W | 0 | A one enables the corresponding interrupt status bit for BEEP.       |
| 0 | EN_FAN1_BEEP        | R/W | 0 | A one enables the corresponding interrupt status bit for BEEP.       |

#### 6.6.52 FAN Type Select Register — Index 94h

#### FAN\_PROG\_SEL = 0

| Bit | Name       | R/W | Default | Description                                                          |
|-----|------------|-----|---------|----------------------------------------------------------------------|
| 7-6 | Reserved   | -   | -       | Reserved.                                                            |
|     |            |     |         | 00: Output PWM mode (push pull) to control fans.                     |
|     |            |     |         | 01: Use linear fan application circuit to control fan speed by fan's |
|     |            |     |         | power terminal.                                                      |
| 5-4 | FAN3_TYPE  |     | 2'b 0S  | 10: Output PWM mode (open drain) to control Intel 4-wire fans.       |
| 5-4 | FAIN5_TIFE | R/W | 2003    | 11: Reserved.                                                        |
|     |            |     |         | Bit 0 is power on trap by FANCTRL3                                   |
|     |            |     |         | 0: FANCTRL3 is pull up by external resistor.                         |
|     |            |     |         | 1: FANCTRL3 is pull down by internal 100K resistor.                  |
| 3-2 | FAN2_TYPE  | R/W | 2'b 0S  | 00: Output PWM mode (push pull) to control fans.                     |
|     |            |     |         | 01: Use linear fan application circuit to control fan speed by fan's |
|     |            |     |         | power terminal.                                                      |
|     |            |     |         | 10: Output PWM mode (open drain) to control Intel 4-wire fans.       |
|     |            |     |         | 11: Reserved.                                                        |
|     |            |     |         | Bit 0 is power on trap by FANCTRL2                                   |
|     |            |     |         | 0: FANCTRL2 is pull up by external resistor.                         |
|     |            |     |         | 1: FANCTRL2 is pull down by internal 100K resistor.                  |



۰.

|--|

|     |           |     |        | 00: Output PWM mode (push pull) to control fans.                     |
|-----|-----------|-----|--------|----------------------------------------------------------------------|
|     |           |     | 2'b 0S | 01: Use linear fan application circuit to control fan speed by fan's |
|     |           | R/W |        | power terminal.                                                      |
| 1-0 | FAN1_TYPE |     |        | 10: Output PWM mode (open drain) to control Intel 4-wire fans.       |
| 1-0 |           |     |        | 11: Reserved.                                                        |
|     |           |     |        | Bit 0 is power on trap by FANCTRL1                                   |
|     |           |     |        | 0: FANCTRL1 is pull up by external resistor.                         |
|     |           |     |        | 1: FANCTRL1is pull down by internal 100K resistor.                   |

S: Register default values are decided by trapping.

#### FAN\_PROG\_SEL = 1

| Bit | Name               | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|--------------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | FAN1_BASE<br>_TEMP | R/W | 0       | This register is used to set the base temperature for FAN1<br>temperature adjustment.<br>The FAN1 temperature is calculated according to the equation:<br>Tfan1 = Tnow + (Ta – Tb)*Ct<br>Where Tnow is selected by FAN1_TEMP_SEL_DIG and<br>FAN1_TEMP_SEL.<br>Tb is this register, Ta is selected by TFAN1_ADJ_SEL and Ct is<br>selected by TFAN1_ADJ_UP_RATE/TFAN1_ADJ_DN_RATE.<br>To access this register, FAN_PROG_SEL(CR9F[7]) must set to "1". |

#### 6.6.53 FAN1 Temperature Adjust Rate Register — Index 95h (FAN\_PROG\_SEL = 1)

| Bit | Name         | R/W | Default      | Description                                                             |
|-----|--------------|-----|--------------|-------------------------------------------------------------------------|
| 7   | Reserved     | -   | -            | Reserved                                                                |
|     |              |     |              | This selects the weighting of the difference between Ta and Tb if Ta is |
|     |              |     |              | higher than Tb.                                                         |
|     |              |     |              | 3'h1: 1 (Ct = 1)                                                        |
| 6-4 | TFAN1_ADJ_UP |     | 3'h0         | 3'h2: 1/2 (Ct= 1/2)                                                     |
| 0-4 | _RATE        |     |              | 3'h3: 1/4 (Ct = 1/4)                                                    |
|     |              |     |              | 3'h4: 1/8 (Ct = 1/8)                                                    |
|     |              |     | otherwise: 0 |                                                                         |
|     |              |     |              | To access this byte, FAN_PROG_SEL must set to "1".                      |
| 3   | Reserved     | -   | -            | Reserved                                                                |



# - 7

| 9E       |
|----------|
| if Ta is |
|          |
|          |
|          |
|          |
|          |
|          |
|          |

To access this byte, FAN\_PROG\_SEL must set to "1".

#### 6.6.54 FAN mode Select Register — Index 96h

#### FAN\_PROG\_SEL = 0

| Bit | Name      | R/W     | Default | Description                                                              |
|-----|-----------|---------|---------|--------------------------------------------------------------------------|
| 7-6 | Reserved  | -       | -       | Reserved                                                                 |
|     |           |         |         | 00: Auto fan speed control. Fan speed will follow different temperature  |
|     |           |         |         | by different <b>RPM</b> defined in 0xC6-0xCE.                            |
|     |           |         |         | 01: Auto fan speed control. Fan speed will follow different temperature  |
|     |           |         |         | by different <b>duty cycle</b> defined in 0xC6-0xCE.                     |
| 5-4 | FAN3_MODE | R/W     | 01      | 10: Manual mode fan control. User can write expected <b>RPM</b> count to |
| 5-4 | TANS_MODE | 17/00   |         | 0xC2-0xC3, and F71869E will adjust duty cycle (PWM fan type) or          |
|     |           |         |         | voltage (linear fan type) to control fan speed automatically.            |
|     |           |         |         | 11: Manual mode fan control. User can write expected duty cycle          |
|     |           |         |         | (PWM fan type) or voltage (linear fan type) to 0xC3, and F71869E will    |
|     |           |         |         | output this desired duty or voltage to control fan speed.                |
|     |           |         |         | 00: Auto fan speed control. Fan speed will follow different temperature  |
|     |           |         |         | by different <b>RPM</b> defined in 0xB6-0xBE.                            |
|     |           |         |         | 01: Auto fan speed control. Fan speed will follow different temperature  |
|     |           |         |         | by different <b>duty cycle</b> (voltage) defined in 0xB6-0xBE.           |
| 3-2 | FAN2 MODE | R/W     | 01      | 10: Manual mode fan control. User can write expected <b>RPM</b> count to |
| 3-2 | FANZ_WODE | F(/ V V |         | 0xB2-0xB3, and F71869E will adjust duty cycle (PWM fan type) or          |
|     |           |         |         | voltage (linear fan type) to control fan speed automatically.            |
|     |           |         |         | 11: Manual mode fan control, user can write expected duty cycle          |
|     |           |         |         | (PWM fan type) or voltage (linear fan type) to 0xB3, and F71869E will    |
|     |           |         |         | output this desired duty or voltage to control fan speed.                |



•

|     |               |     |                                                                    | 00: Auto fan speed control. Fan speed will follow different temperature  |
|-----|---------------|-----|--------------------------------------------------------------------|--------------------------------------------------------------------------|
|     |               |     |                                                                    | by different <b>RPM</b> defined in 0xA6-0xAE.                            |
|     |               |     |                                                                    | 01: Auto fan speed control. Fan speed will follow different temperature  |
|     | 1-0 FAN1_MODE |     |                                                                    | by different <b>duty cycle</b> defined in 0xA6-0xAE.                     |
| 1.0 |               | R/W | 01                                                                 | 10: Manual mode fan control, user can write expected <b>RPM</b> count to |
| 1-0 |               |     | 0xA2-0xA3, and F71869E will auto control duty cycle (PWM fan type) |                                                                          |
|     |               |     | or voltage (linear fan type) to control fan speed automatically.   |                                                                          |
|     |               |     |                                                                    | 11: Manual mode fan control, user can write expected duty cycle          |
|     |               |     |                                                                    | (PWM fan type) or voltage (linear fan type) to 0xA3, and F71869E will    |
|     |               |     |                                                                    | output this desired duty or voltage to control fan speed.                |

#### FAN\_PROG\_SEL = 1

| Bit | Name          | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                        |
|-----|---------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved      | -   | -       | Reserved                                                                                                                                                                                                                                                                                                                                                           |
| 2-0 | TFAN1_ADJ_SEL | R/W | 0h      | This selects which temperature to be used as Ta for Fan1 temperature<br>adjustment.<br>000: PECI (CR7Eh)<br>001: T1 (CR72h)<br>010: T2 (CR74h)<br>011: T3 (CR76h)<br>100: Digital T1 (CR7Ah)<br>101: Digital T1 (CR7Ah)<br>110: Digital T2 (CR7Ch)<br>111: Digital T3 (CR7Dh)<br>otherwise: Ta will be 0.<br>To access this register FAN_PROG_SEL must set to "1". |

#### 6.6.55 Auto FAN1 and FAN2 Boundary Hystersis Select Register — Index 98h

| Bit | Name     | R/W | Default | Description                                                |
|-----|----------|-----|---------|------------------------------------------------------------|
|     |          |     |         | Boundary hysteresis. (0~15 degree C)                       |
| 7-4 | FAN2_HYS | R/W | 4h      | Segment will change when the temperature over the boundary |
|     |          |     |         | temperature and below the ( boundary – hysteresis ).       |
|     |          |     |         | Boundary hysteresis. (0~15 degree C)                       |
| 3-0 | FAN1_HYS | R/W | 4h      | Segment will change when the temperature over the boundary |
|     |          |     |         | temperature and below the ( boundary – hysteresis ).       |





#### 6.6.56 Auto FAN3 Boundary Hystersis Select Register — Index 99h

| Bit | Name     | R/W | Default | Description                                                |
|-----|----------|-----|---------|------------------------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                                  |
|     |          |     |         | Boundary hysteresis. (0~15 degree C)                       |
| 3-0 | FAN3_HYS | R/W | 2h      | Segment will change when the temperature over the boundary |
|     |          |     |         | temperature and below the ( boundary – hysteresis ).       |

#### 6.6.57 Auto Fan Up Speed Update Rate Select Register- Index 9Bh

#### FAN\_PROG\_SEL = 0

| Bit | Name         | R/W | Default | Description            |
|-----|--------------|-----|---------|------------------------|
| 7-6 | Reserved     | -   | -       | Reserved.              |
|     |              |     |         | Fan3 duty update rate: |
|     |              |     |         | 00: 2Hz                |
| 5-4 | FAN3_UP_RATE | R/W | 01      | 01: 5Hz (default)      |
|     |              |     |         | 10: 10Hz               |
|     |              |     |         | 11: 20Hz               |
|     |              |     |         | Fan2 duty update rate: |
|     |              |     |         | 00: 2Hz                |
| 3-2 | FAN2_UP_RATE | R/W | 01      | 01: 5Hz (default)      |
|     |              |     |         | 10: 10Hz               |
|     |              |     |         | 11: 20Hz               |
|     |              |     |         | Fan1 duty update rate: |
|     |              |     |         | 00: 2Hz                |
| 1-0 | FAN1_UP_RATE | R/W | 01      | 01: 5Hz (default)      |
|     |              |     |         | 10: 10Hz               |
|     |              |     |         | 11: 20Hz               |

#### FAN\_PROG\_SEL = 1

| Bit | Name         | R/W | Default | Description            |
|-----|--------------|-----|---------|------------------------|
| 7-6 | Reserved     | -   | -       | Reserved.              |
|     |              |     |         | Fan3 duty update rate: |
|     |              |     |         | 00: 2Hz                |
| 5-4 | FAN3_DN_RATE | R/W | 01      | 01: 5Hz (default)      |
|     |              |     |         | 10: 10Hz               |
|     |              |     |         | 11: 20Hz               |



۰.

|     |              |     |    |                        | F71869E |
|-----|--------------|-----|----|------------------------|---------|
|     |              |     |    | Fan2 duty update rate: |         |
|     |              |     |    | 00: 2Hz                |         |
| 3-2 | FAN2_DN_RATE | R/W | 01 | 01: 5Hz (default)      |         |
|     |              |     |    | 10: 10Hz               |         |
|     |              |     |    | 11: 20Hz               |         |
|     |              |     |    | Fan1 duty update rate: |         |
|     |              |     |    | 00: 2Hz                |         |
| 1-0 | FAN1_DN_RATE | R/W | 01 | 01: 5Hz (default)      |         |
|     |              |     |    | 10: 10Hz               |         |
|     |              |     |    | 11: 20Hz               |         |

#### 6.6.58 FAN1 and FAN2 START UP DUTY-CYCLE/VOLTAGE — Index 9Ch

| Bit | Name      | R/W  | Default      | Description                                                             |
|-----|-----------|------|--------------|-------------------------------------------------------------------------|
|     |           |      |              | When fan start, the FAN_CTRL2 will increase duty-cycle from 0 to this   |
| 7 4 | FAN2_STOP |      | <b>C</b> h   | (value x 8) directly. And if fan speed is down, the FAN_CTRL 2 will     |
| 7-4 | _DUTY     | R/W  | 5h           | decrease duty-cycle to 0 when the PWM duty cycle is less than this      |
|     |           |      | (value x 4). |                                                                         |
|     |           |      |              | When fan start, the FAN_CTRL 1 will increase duty-cycle from 0 to       |
| 2.0 | FAN1_STOP | STOP |              | this (value x 8 directly. And if fan speed is down, the FAN_CTRL 1 will |
| 3-0 | _DUTY     | R/W  | 5h           | decrease duty-cycle to 0 when the PWM duty cycle is less than this      |
|     |           |      |              | (value x 4).                                                            |

#### 6.6.59 FAN3 START UP DUTY-CYCLE/VOLTAGE - Index 9Dh

| Bit | Name       | R/W   | Default | Description                                                        |
|-----|------------|-------|---------|--------------------------------------------------------------------|
| 7-4 | Reserved   | -     | -       | Reserved.                                                          |
|     |            |       |         | When fan start, the FAN_CTRL 3 will increase duty-cycle from 0 to  |
| 2.0 | FAN3_STOP_ | R/W   | 5h      | this (value x 8 directly. And if fan speed is down, the FAN_CTRL 3 |
| 3-0 | DUTY       | R/ VV |         | decrease duty-cycle to 0 when the PWM duty cycle is less than this |
|     |            |       |         | (value x 4).                                                       |

#### 6.6.60 FAN PROGRAMMABLE DUTY-CYCLE/VOLTAGE LOADED AFTER POWER-ON - Index 9Eh

| Bit | Name            | R/W | Default | Description                                                         |
|-----|-----------------|-----|---------|---------------------------------------------------------------------|
| 7.0 | ) PROG DUTY VAL |     | 66h     | This byte will be immediately loaded as Fan duty value after VDD is |
| 7-0 | TROG_DOTT_VAL   |     | 0011    | powered on if it has been programmed before shut down.              |



•

| Bit | Name          | R/W     | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|---------------|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | FAN PROG SEL  | R/W     | 0       | 0: Select FAN type (94h) and FAN mode (96h) for FAN 1 to FAN 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| '   | FAN_FROG_SEL  | FC/ V V | 0       | 1: Select FAN1 multi-temp settings (94h, 95h, 96h and AFh).                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6-5 | Reserved      | -       | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |               |         |         | 0: The Fan Duty is 100% and will be loaded immediately after VDD is                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |               |         |         | powered on if CR9E is not been programmed before shut down. (pull                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |               |         |         | down by external resistor)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4   | FULL_DUTY_SEL | R/W     | -       | 1: The Fan Duty is 40% and will be loaded immediately after VDD is                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |               |         |         | powered on if CR9E is not been programmed before shut down. (pull                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |               |         |         | up by internal 47K resistor).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |               |         |         | This register is power on trap by DTR1#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |               |         |         | This register determines the time of fan fault. The condition to cause                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |               |         |         | fan fault event is:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |               |         |         | When PWM_Duty reaches FFh, if the fan speed count can't reach the                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |               |         |         | <ul> <li>Reserved</li> <li>0: The Fan Duty is 100% and will be loaded immediately after VDD is powered on if CR9E is not been programmed before shut down. (pull down by external resistor)</li> <li>1: The Fan Duty is 40% and will be loaded immediately after VDD is powered on if CR9E is not been programmed before shut down. (pull up by internal 47K resistor). This register is power on trap by DTR1#.</li> <li>This register determines the time of fan fault. The condition to cause fan fault event is:</li> </ul> |
| 3-0 | F_FAULT_TIME  | R/W     | ۸h      | The unit of this register is 1 second. The default value is 11 seconds.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5-0 |               | R/W     | An      | (Set to 0 , means 1 seconds. ; Set to 1, means 2 seconds.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |               |         |         | Set to 2, means 3 seconds )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|     |               |         |         | Another condition to cause fan fault event is fan stop and the PWM                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |               |         |         | duty is greater than the minimum duty programmed by the register                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |               |         |         | index 9C-9Dh.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### 6.6.61 Fan Fault Time Register — Index 9Fh

#### 6.6.62 FAN1 Index A0h~AFh

| Address | Attribute | Default Value | Description                                                           |  |
|---------|-----------|---------------|-----------------------------------------------------------------------|--|
|         |           |               | FAN1 count reading (MSB). At the moment of reading this register,     |  |
| A0h     | RO        | ₽'bΩf         | the LSB will be latched. This will prevent from data updating when    |  |
| AUII    | RU        | 8'h0f         | reading. To read the fan count correctly, read MSB first and followed |  |
|         |           |               | read the LSB.                                                         |  |
| A1h     | RO        | 8'hff         | FAN1 count reading (LSB).                                             |  |
|         |           |               | RPM mode(CR96 bit0=0):                                                |  |
|         |           |               | FAN1 expect speed count value (MSB), in auto fan mode (CR96           |  |
| A2h     | R/W       | 8'h00         | bit1 $\rightarrow$ 0) this register is auto updated by hardware.      |  |
|         |           |               | Duty mode(CR96 bit0=1):                                               |  |
|         |           |               | This byte is reserved byte.                                           |  |
| A3h     | R/W       | 8'h01         | RPM mode(CR96 bit0=0):                                                |  |



•

|      |        |       | FAN1 expect speed count value (LSB) or expect PWM duty, in auto    |
|------|--------|-------|--------------------------------------------------------------------|
|      |        |       | fan mode this register is auto updated by hardware and read only.  |
|      |        |       | Duty mode(CR96 bit0=1):                                            |
|      |        |       | The Value programming in this byte is duty value. In auto fan mode |
|      |        |       | (CR96 bit1 $\rightarrow$ 0) this register is updated by hardware.  |
|      |        |       | Ex: 5→ 5*100/255 %                                                 |
|      |        |       | 255 → 100%                                                         |
|      |        |       | FAN1 full speed count reading (MSB). At the moment of reading this |
| A 4h |        | 01-00 | register, the LSB will be latched. This will prevent from data     |
| A4h  | Ih R/W | 8'h03 | updating when reading. To read the fan count correctly, read MSB   |
|      |        |       | first and followed read the LSB.                                   |
| A5h  | R/W    | 8'hff | FAN1 full speed count reading (LSB).                               |

#### 6.6.63 VT1 BOUNDARY 1 TEMPERATURE – Index A6h

| Bit | Name           | R/W    | Default                                                                   | Description                                                            |
|-----|----------------|--------|---------------------------------------------------------------------------|------------------------------------------------------------------------|
|     |                |        |                                                                           | The first boundary temperature for VT1 in temperature mode.            |
|     |                |        |                                                                           | When VT1 temperature <b>exceeds</b> this boundary, expected FAN1 value |
| 7-0 |                |        | 3Ch                                                                       | will be loaded from segment <b>1</b> register (index AAh).             |
| 7-0 | BOUND1TMP1 R/W | (60°C) | When VT1 temperature is <b>under</b> this boundary – hysteresis, expected |                                                                        |
|     |                |        |                                                                           | FAN1 value will be loaded from segment <b>2</b> register (index ABh).  |
|     |                |        |                                                                           | This byte is a 2's complement value ranged from -128'C ~ 127'C.        |

#### 6.6.64 VT1 BOUNDARY 2 TEMPERATURE – Index A9h

| Bit | Name       | R/W       | Default                                                          | Description                                                           |
|-----|------------|-----------|------------------------------------------------------------------|-----------------------------------------------------------------------|
|     |            |           |                                                                  | The second boundary temperature for VT1 in temperature mode.          |
|     |            |           |                                                                  | When VT1 temperature <b>exceeds</b> this boundary, FAN1 expect value  |
| 7.0 |            |           | 1Eh                                                              | will load from segment <b>2</b> register (index ABh).                 |
| 7-0 | BOUND2TMP1 | 2TMP1 R/W | (30°C)                                                           | When VT1 temperature is <b>under</b> this boundary – hysteresis, FAN1 |
|     |            |           |                                                                  | expect value will load from segment <b>3</b> register (index AEh).    |
|     |            |           | This byte is a 2's complement value ranging from -128'C ~ 127'C. |                                                                       |

#### 6.6.65 FAN1 SEGMENT 1 SPEED COUNT - Index AAh

| Bit Name R/W Default Description |
|----------------------------------|
|----------------------------------|



۰.

#### F71869E

|     |                    |     |                                                               | The meaning of this register is depending on the FAN1_MODE(CR96)               |
|-----|--------------------|-----|---------------------------------------------------------------|--------------------------------------------------------------------------------|
|     | 7-0 SEC1SPEED1 R/W |     |                                                               | 2'b00: The value that set in this byte is the relative expect fan speed        |
|     |                    |     |                                                               | % of the full speed in this temperature section.                               |
|     |                    |     |                                                               | Ex:                                                                            |
| 7-0 |                    | R/W | (100%)                                                        | 100%:full speed: User must set this register to 0.                             |
|     |                    |     |                                                               | 60% full speed: (100-60)*32/60, so user must program 21 to this reg.           |
|     |                    |     |                                                               | X% full speed: The value programming in this byte is $ ightarrow$ (100-X)*32/X |
|     |                    |     | 2'b01: The value that set in this byte is mean the expect PWM |                                                                                |
|     |                    |     |                                                               | duty-cycle in this temperature section.                                        |

#### 6.6.66 FAN1 SEGMENT 2 SPEED COUNT – Index ABh

| Bit | Name           | R/W     | Default | Description                                                             |
|-----|----------------|---------|---------|-------------------------------------------------------------------------|
|     |                |         |         | The meaning of this register is depending on the FAN1_MODE(CR96)        |
|     |                |         |         | 2'b00: The value that set in this byte is the relative expect fan speed |
| 7-0 | 2-0 SEC2SPEED1 | R/W (85 | D9h     | % of the full speed in this temperature section.                        |
|     |                |         | · · · · | 2'b01: The value that set in this byte is mean the expect PWM           |
|     |                |         |         | duty-cycle in this temperature section.                                 |

#### 6.6.67 FAN1 SEGMENT 3 SPEED COUNT – Index AEh

| Bit | Name       | R/W | Default  | Description                                                             |
|-----|------------|-----|----------|-------------------------------------------------------------------------|
|     |            |     |          | The meaning of this register is depending on the FAN1_MODE(CR96)        |
|     |            |     | /W (50%) | 2'b00: The value that set in this byte is the relative expect fan speed |
| 7-0 | SEC3SPEED1 | R/W |          | % of the full speed in this temperature section.                        |
|     |            |     |          | 2'b01: The value that set in this byte is mean the expect PWM           |
|     |            |     |          | duty-cycle in this temperature section.                                 |

#### 6.6.68 FAN1 Temperature Mapping Select – Index AFh

| Bit | Name             | R/W | Default | Description                                                               |
|-----|------------------|-----|---------|---------------------------------------------------------------------------|
| -   | FAN1_TEMP        |     | 0       | This bit companies with FAN1_TEMP_SEL select the temperature              |
| 7   | _SEL_DIG         | R/W | 0       | source for controlling FAN1.                                              |
|     |                  |     |         | Set this bit to select FAN2 PWM output frequency.                         |
| 6   | FAN1_PWM         | R/W |         | 0: 23.5 kHz                                                               |
|     | _FREQ_SEL        |     |         | 1: 220 Hz                                                                 |
| 5   | FAN1_UP_T_EN     | R/W | 0       | Set 1 to force FAN1 to full speed if any temperature over its high limit. |
| 4   | FAN1_            |     |         |                                                                           |
| 4   | INTERPOLATION_EN | R/W | 1       | Set 1 will enable the interpolation of the fan expect table.              |



•

| 3   | FAN1_JUMP<br>_HIGH_EN | R/W | 1  | <ul> <li>This register controls the FAN1 duty movement when temperature over highest boundary.</li> <li>0: The FAN1 duty will increases with the slope selected by FAN1_RATE_SEL register.</li> <li>1: The FAN1 duty will directly jumps to the value of SEC1SPEED1 register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                     |
|-----|-----------------------|-----|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | FAN1_JUMP<br>_LOW_EN  | R/W | 1  | This bit only activates in duty mode.<br>This register controls the FAN1 duty movement when temperature<br>under (highest boundary – hysteresis).<br>0: The FAN1 duty will decreases with the slope selected by<br>FAN1_RATE_SEL register.<br>1: The FAN1 duty will directly jumps to the value of SEC2SPEED1<br>register.<br>This bit only activates in duty mode.                                                                                                                                                                                                                                                                                          |
| 1-0 | FAN1_TEMP_SEL         | R/W | 01 | This registers company with FAN1_TEMP_SEL_DIG select the<br>temperature source for controlling FAN1. The following value is<br>comprised by {FAN1_TEMP_SEL_DIG, FAN1_TEMP_SEL}<br>000: fan1 follows PECI temperature (CR7Eh)<br>001: fan1 follows temperature 1 (CR72h).<br>010: fan1 follows temperature 2 (CR74h).<br>011: fan1 follows temperature 3 (CR76h).<br>100: fan1 follows IBX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBX PCH temperature (CR7Bh).<br>110: fan1 follows IBX MCH temperature (CR7Ch).<br>111: fan1 follows IBX maximum temperature (CR7Dh).<br>Others are reserved. |

#### 6.6.69 FAN2 Index B0h~BFh

| Address | Attribute | Default Value | Description                                                                                                                                                                                                                       |
|---------|-----------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B0h     | RO        | 8'h0f         | FAN2 count reading (MSB). At the moment of reading this register,<br>the LSB will be latched. This will prevent from data updating when<br>reading. To read the fan count correctly, read MSB first and followed<br>read the LSB. |
| B1h     | RO        | 8'hff         | FAN2 count reading (LSB).                                                                                                                                                                                                         |
| B2h     | R/W       | 8'h00         | RPM mode(CR96 bit2=0):<br>FAN2 expect speed count value (MSB), in auto fan mode(CR96                                                                                                                                              |



|      |     |       | bit3 $\rightarrow$ 0) this register is auto updated by hardware.      |
|------|-----|-------|-----------------------------------------------------------------------|
|      |     |       | Duty mode(CR96 bit2=1):                                               |
|      |     |       | This byte is reserved byte.                                           |
|      |     |       | RPM mode(CR96 bit2=0):                                                |
|      |     |       | FAN2 expect speed count value (LSB) or expect PWM duty , in auto      |
|      |     |       | fan mode this register is auto updated by hardware and read only.     |
| B3h  | R/W | 8'h01 | Duty mode(CR96 bit2=1):                                               |
| DOIL |     |       | The Value programming in this byte is duty value. In auto fan         |
|      |     |       | mode(CR96 bit3 $\rightarrow$ 0) this register is updated by hardware. |
|      |     |       | Ex: 5➔ 5*100/255 %                                                    |
|      |     |       | 255 → 100%                                                            |
|      |     |       | FAN2 full speed count reading (MSB). At the moment of reading this    |
| D4h  |     | 8'h03 | register, the LSB will be latched. This will prevent from data        |
| B4h  | R/W |       | updating when reading. To read the fan count correctly, read MSB      |
|      |     |       | first and followed read the LSB.                                      |
| B5h  | R/W | 8'hff | FAN2 full speed count reading (LSB).                                  |

#### 6.6.70 VT2 BOUNDARY 1 TEMPERATURE – Index B6h

| Bit | Name       | R/W | Default       | Description                                                                                                                                                                                                                                                                              |
|-----|------------|-----|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |            |     | 3Ch<br>(60°C) | The first boundary temperature for VT2 in temperature mode.<br>When VT2 temperature <b>exceeds</b> this boundary, FAN2 expect value<br>will load from segment <b>1</b> register (index Bah).                                                                                             |
| 7-0 | BOUND1TMP2 | R/W |               | When VT2 temperature is <b>under</b> this boundary – hysteresis, FAN2<br>expect value will load from segment <b>2</b> register (index BAh).<br>This byte is a 2's complement value ranging from -128'C ~ 127'C. Bit<br>7 will always be "0" (always positive) if FAN_NEG_TEMP_EN is "0". |

#### 6.6.71 VT2 BOUNDARY 2 TEMPERATURE – Index B7h

| Bit | Name | R/W | Default | Description |
|-----|------|-----|---------|-------------|
|-----|------|-----|---------|-------------|



۰.

|     |                |     |                                                                   | The second boundary temperature for VT2 in temperature mode.          |
|-----|----------------|-----|-------------------------------------------------------------------|-----------------------------------------------------------------------|
|     | BOUND2TMP2 R/W | R/W | 1Eh<br>(30°C)                                                     | When VT2 temperature <b>exceeds</b> this boundary, FAN2 expect value  |
|     |                |     |                                                                   | will load from segment <b>2</b> register (index BB)h.                 |
| 7-0 |                |     |                                                                   | When VT2 temperature is <b>under</b> this boundary – hysteresis, FAN2 |
|     |                |     |                                                                   | expect value will load from segment <b>3</b> register (index BBh).    |
|     |                |     |                                                                   | This byte is a 2's complement value ranging from -128'C ~ 127'C. Bit  |
|     |                |     | 7 will always be "0" (always positive) if FAN_NEG_TEMP_EN is "0". |                                                                       |

#### 6.6.72 FAN2 SEGMENT 1 SPEED COUNT – Index BAh

| Bit | Name       | R/W | Default       | Description                                                                     |
|-----|------------|-----|---------------|---------------------------------------------------------------------------------|
|     | SEC1SPEED2 | R/W | FFh<br>(100%) | The meaning of this register is depending on the FAN2_MODE(CR96)                |
|     |            |     |               | 2'b00: The value that set in this byte is the relative expect fan speed         |
|     |            |     |               | % of the full speed in this temperature section.                                |
|     |            |     |               | Ex:                                                                             |
| 7-0 |            |     |               | 100%:full speed: User must set this register to 0.                              |
|     |            |     |               | 60% full speed: (100-60)*32/60, so user must program 21 to this reg.            |
|     |            |     |               | X% full speed: The value programming in this byte is $\rightarrow$ (100-X)*32/X |
|     |            |     |               | 2'b01: The value that set in this byte is mean the expect PWM                   |
|     |            |     |               | duty-cycle in this temperature section.                                         |

#### 6.6.73 FAN2 SEGMENT 2 SPEED COUNT – Index BBh

| Bit | Name       | R/W | Default      | Description                                                             |
|-----|------------|-----|--------------|-------------------------------------------------------------------------|
|     | SEC2SPEED2 | R/W | D9h<br>(85%) | The meaning of this register is depending on the FAN2_MODE(CR96)        |
|     |            |     |              | 2'b00: The value that set in this byte is the relative expect fan speed |
| 7-0 |            |     |              | % of the full speed in this temperature section.                        |
|     |            |     |              | 2'b01: The value that set in this byte is mean the expect PWM           |
|     |            |     |              | duty-cycle in this temperature section.                                 |

#### 6.6.74 FAN2 SEGMENT 3 SPEED COUNT – Index BEh

| Bit | Name       | R/W | Default | Description                                                             |
|-----|------------|-----|---------|-------------------------------------------------------------------------|
|     | SEC3SPEED2 | R/W | (50%)   | The meaning of this register is depending on the FAN2_MODE(CR96)        |
|     |            |     |         | 2'b00: The value that set in this byte is the relative expect fan speed |
| 7-0 |            |     |         | % of the full speed in this temperature section.                        |
|     |            |     |         | 2'b01: The value that set in this byte is mean the expect PWM           |
|     |            |     |         | duty-cycle in this temperature section.                                 |





•

#### 6.6.75 FAN2 Temperature Mapping Select – Index BFh

| Bit | Name                      | R/W     | Default | Description                                                               |
|-----|---------------------------|---------|---------|---------------------------------------------------------------------------|
| 7   | FAN2_TEMP_                | R/W     | 0       | This bit companies with FAN2_TEMP_SEL to select the temperature           |
| 7   | SEL_DIG                   | R/W     | 0       | source for controlling FAN2.                                              |
|     |                           |         |         | Set this bit to select FAN2 PWM output frequency.                         |
| 6   | FAN2_PWM_                 | R/W     | 0       | 0: 23.5 kHz                                                               |
|     | FREQ_SEL                  |         |         | 1: 220 Hz                                                                 |
| 5   | FAN2_UP_T_EN              | R/W     | 0       | Set 1 to force FAN2 to full speed if any temperature over its high limit. |
| 4   | FAN2_<br>INTERPOLATION_EN | R/W     | 1       | Set 1 will enable the interpolation of the fan expect table.              |
|     |                           |         |         | This register controls the FAN2 duty movement when temperature            |
|     |                           |         |         | over highest boundary.                                                    |
|     |                           |         |         | 0: The FAN2 duty will increases with the slope selected by                |
| 3   | FAN2_JUMP_<br>HIGH_EN     | R/W     | 1       | FAN2_RATE_SEL register.                                                   |
|     |                           |         |         | 1: The FAN2 duty will directly jumps to the value of SEC1SPEED2           |
|     |                           |         |         | register.                                                                 |
|     |                           |         |         | This bit only activates in duty mode.                                     |
|     |                           |         | 1       | This register controls the FAN2 duty movement when temperature            |
|     |                           |         |         | under (highest boundary – hysteresis).                                    |
|     | FAN2_JUMP_                |         |         | 0: The FAN2 duty will decreases with the slope selected by                |
| 2   | LOW_EN                    | R/W     |         | FAN2_RATE_SEL register.                                                   |
|     |                           |         |         | 1: The FAN2 duty will directly jumps to the value of SEC2SPEED2           |
|     |                           |         |         | register.                                                                 |
|     |                           |         |         | This bit only activates in duty mode.                                     |
|     |                           |         |         | This registers companying with FAN2_TEMP_SEL_DIG select the               |
|     |                           |         |         | temperature source for controlling FAN2. The following value is           |
|     |                           |         |         | comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}                           |
|     |                           |         |         | 000: fan2 follows PECI temperature (CR7Eh)                                |
|     |                           |         |         | 001: fan2 follows temperature 1 (CR72h).                                  |
| 1-0 | FAN2_TEMP_SEL             | R/W     | 10      | 010: fan2 follows temperature 2 (CR74h).                                  |
|     |                           | 1.7.4.4 |         | 011: fan2 follows temperature 3 (CR76h).                                  |
|     |                           |         |         | 100: fan2 follows IBEX/TSI CPU temperature (CR7Ah)                        |
|     |                           |         |         | 101: fan2 follows IBEX PCH temperature (CR7Bh).                           |
|     |                           |         |         | 110: fan2 follows IBEX MCH temperature (CR7Ch).                           |
|     |                           |         |         | 111: fan2 follows IBEX maximum temperature (CR7Dh).                       |
|     |                           |         |         | Otherwise: reserved.                                                      |



•

#### 6.6.76 FAN3 Index C0h- CFh

| Address | Attribute | Default Value | Description                                                           |
|---------|-----------|---------------|-----------------------------------------------------------------------|
|         |           |               | FAN3 count reading (MSB). At the moment of reading this register,     |
| C0h     | RO        |               | the LSB will be latched. This will prevent from data updating when    |
| Con     | RU        | 8'h0F         | reading. To read the fan count correctly, read MSB first and followed |
|         |           |               | read the LSB.                                                         |
| C1h     | RO        | 8'hff         | FAN3 count reading (LSB).                                             |
|         |           |               | RPM mode(CR96 bit4=0):                                                |
|         |           |               | FAN3 expect speed count value (MSB), in auto fan mode(CR96            |
| C2h     | R/W       | 8'h00         | bit5 $\rightarrow$ 0) this register is auto updated by hardware.      |
|         |           |               | Duty mode(CR96 bit4=1):                                               |
|         |           |               | This byte is reserved byte.                                           |
|         | R/W       |               | RPM mode(CR96 bit4=0):                                                |
|         |           |               | FAN3 expect speed count value (LSB) or expect PWM duty , in auto      |
|         |           |               | fan mode this register is auto updated by hardware and read only.     |
| C3h     |           | 8'h01         | Duty mode(CR96 bit4=1):                                               |
| 0.511   |           |               | The Value programming in this byte is duty value. In auto fan         |
|         |           |               | mode(CR96 bit5 $\rightarrow$ 0) this register is updated by hardware. |
|         |           |               | Ex: 5→ 5*100/255 %                                                    |
|         |           |               | 255 → 100%                                                            |
|         |           |               | FAN3 full speed count reading (MSB). At the moment of reading this    |
| C4h     | R/W       | 8'h03         | register, the LSB will be latched. This will prevent from data        |
| 0411    |           | 01105         | updating when reading. To read the fan count correctly, read MSB      |
|         |           |               | first and followed read the LSB.                                      |
| C5h     | R/W       | 8'hff         | FAN3 full speed count reading (LSB).                                  |

#### 6.6.77 VT3 BOUNDARY 1 TEMPERATURE – Index C6h

| Bit | Name                        | R/W                                                                   | Default | Description                                                          |
|-----|-----------------------------|-----------------------------------------------------------------------|---------|----------------------------------------------------------------------|
|     |                             |                                                                       |         | The first boundary temperature for VT3 in temperature mode.          |
|     |                             |                                                                       |         | When VT3 temperature <b>exceeds</b> this boundary, FAN3 expect value |
| 7.0 | 7-0 BOUND1TMP3 R/W constant | will load from segment <b>1</b> register (index CA)h.                 |         |                                                                      |
| 7-0 |                             | When VT3 temperature is <b>under</b> this boundary – hysteresis, FAN3 |         |                                                                      |
|     |                             |                                                                       |         | expect value will load from segment <b>2</b> register (index CAh).   |
|     |                             |                                                                       |         | This byte is a 2's complement value ranging from -128'C ~ 127'C.     |







۰.

#### 6.6.78 VT3 BOUNDARY 2 TEMPERATURE – Index C9h

| Bit | Name       | R/W | Default | Description                                                           |
|-----|------------|-----|---------|-----------------------------------------------------------------------|
|     |            |     |         | The second boundary temperature for VT3 in temperature mode.          |
|     |            |     |         | When VT3 temperature <b>exceeds</b> this boundary, FAN3 expect value  |
| 7-0 | BOUND2TMP3 | R/W | 1Eh     | will load from segment <b>2</b> register (index CB)h.                 |
| 7-0 | BOUND21WF3 |     | (30°C)  | When VT3 temperature is <b>under</b> this boundary – hysteresis, FAN3 |
|     |            |     |         | expect value will load from segment <b>3</b> register (index CBh).    |
|     |            |     |         | This byte is a 2's complement value ranging from -128'C ~ 127'C.      |

#### 6.6.79 FAN3 SEGMENT 1 SPEED COUNT – Index CAh

| Bit | Name       | R/W | Default       | Description                                                                     |
|-----|------------|-----|---------------|---------------------------------------------------------------------------------|
|     |            |     |               | The meaning of this register is depending on the FAN3_MODE(CR96)                |
|     |            |     |               | 2'b00: The value that set in this byte is the relative expect fan speed         |
|     |            |     |               | % of the full speed in this temperature section.                                |
|     |            |     |               | Ex:                                                                             |
| 7-0 | SEC1SPEED3 | R/W | FFh<br>(100%) | 100%:full speed: User must set this register to 0.                              |
|     |            |     | · /           | 60% full speed: (100-60)*32/60, so user must program 21 to this reg.            |
|     |            |     |               | X% full speed: The value programming in this byte is $\rightarrow$ (100-X)*32/X |
|     |            |     |               | 2'b01: The value that set in this byte is mean the expect PWM                   |
|     |            |     |               | duty-cycle in this temperature section.                                         |

#### 6.6.80 FAN3 SEGMENT 2 SPEED COUNT – Index CBh

| Bit | Name       | R/W | Default      | Description                                                                                                       |
|-----|------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------|
|     |            |     |              | The meaning of this register is depending on the FAN3_MODE(CR96)                                                  |
|     |            |     |              | 2'b00: The value that set in this byte is the relative expect fan speed                                           |
| 7-0 | SEC2SPEED3 | R/W | D9h<br>(85%) | % of the full speed in this temperature section.<br>2'b01: The value that set in this byte is mean the expect PWM |
|     |            |     |              |                                                                                                                   |
|     |            |     |              | duty-cycle in this temperature section.                                                                           |

#### 6.6.81 FAN3 SEGMENT 3 SPEED COUNT – Index CEh

| Bit | Name           | R/W | Default | Description                                                             |
|-----|----------------|-----|---------|-------------------------------------------------------------------------|
|     |                |     |         | The meaning of this register is depending on the FAN3_MODE(CR96)        |
|     |                |     | 80h     | 2'b00: The value that set in this byte is the relative expect fan speed |
| 7-0 | 0 SEC3SPEED3 F | R/W | (50%)   | % of the full speed in this temperature section.                        |
|     |                |     |         | 2'b01: The value that set in this byte is mean the expect PWM           |
|     |                |     |         | duty-cycle in this temperature section.                                 |





•

#### 6.6.82 FAN3 Temperature Mapping Select – Index CFh

| Bit | Name                      | R/W   | Default | Description                                                               |
|-----|---------------------------|-------|---------|---------------------------------------------------------------------------|
| 7   | FAN3_TEMP_                | R/W   | 0       | This bit companies with FAN3_TEMP_SEL select the temperature              |
| 7   | SEL_DIG                   | R/W   | U       | source for controlling FAN3.                                              |
|     |                           |       |         | Set this bit to select FAN3 PWM output frequency.                         |
| 6   | FAN3_PWM_                 | R/W   | 0       | 0: 23.5 kHz                                                               |
|     | FREQ_SEL                  |       |         | 1: 220 Hz                                                                 |
| 5   | FAN3_UP_T_EN              | R/W   | 0       | Set 1 to force FAN3 to full speed if any temperature over its high limit. |
| 4   | FAN3_<br>INTERPOLATION_EN | R/W   | 1       | Set 1 will enable the interpolation of the fan expect table.              |
|     |                           |       |         | This register controls the FAN3 duty movement when temperature            |
|     |                           |       |         | over highest boundary.                                                    |
|     |                           |       |         | 0: The FAN3 duty will increases with the slope selected by                |
| 3   | FAN3_JUMP_<br>HIGH EN     | R/W   | 1       | FAN3_RATE_SEL register.                                                   |
|     |                           |       |         | 1: The FAN3 duty will directly jumps to the value of SEC1SPEED3           |
|     |                           |       |         | register.                                                                 |
|     |                           |       |         | This bit only activates in duty mode.                                     |
|     |                           |       | 1       | This register controls the FAN3 duty movement when temperature            |
|     |                           |       |         | under (highest boundary – hysteresis).                                    |
|     | FAN3_JUMP_                |       |         | 0: The FAN3 duty will decreases with the slope selected by                |
| 2   | LOW_EN                    | R/W   |         | FAN3_RATE_SEL register.                                                   |
|     |                           |       |         | 1: The FAN3 duty will directly jumps to the value of SEC2SPEED3           |
|     |                           |       |         | register.                                                                 |
|     |                           |       |         | This bit only activates in duty mode.                                     |
|     |                           |       |         | This registers companying with FAN3_TEMP_SEL_DIG select the               |
|     |                           |       |         | temperature source for controlling FAN3. The following value is           |
|     |                           |       |         | comprised by {FAN3_TEMP_SEL_DIG, FAN3_TEMP_SEL}                           |
|     |                           |       |         | 000: fan3 follows PECI temperature (CR7Eh)                                |
|     |                           |       |         | 001: fan3 follows temperature 1 (CR72h).                                  |
| 1-0 | FAN3_TEMP_SEL             | R/W   | 11      | 010: fan3 follows temperature 2 (CR74h).                                  |
| 1-0 |                           | 17.44 |         | 011: fan3 follows temperature 3 (CR76h).                                  |
|     |                           |       |         | 100: fan3 follows IBEX/TSI CPU temperature (CR7Ah)                        |
|     |                           |       |         | 101: fan3 follows IBEX PCH temperature (CR7Bh).                           |
|     |                           |       |         | 110: fan3 follows IBEX MCH temperature (CR7Ch).                           |
|     |                           |       |         | 111: fan3 follows IBEX maximum temperature (CR7Dh).                       |
|     |                           |       |         | Otherwise: reserved.                                                      |



•

#### 6.6.83 TSI Temperature 0 – Index E0h

| Bit | Name      | R/W  | Default | Description                                                        |
|-----|-----------|------|---------|--------------------------------------------------------------------|
|     |           |      |         | This is the AMD TSI reading if AMD TSI enable.                     |
|     |           | R/W  |         | And will be highest temperature among CPU, MCH and PCH if Intel    |
|     | TSI_TEMP0 |      | -       | temperature interface enable. The range is 0~255'C. To access this |
|     |           |      |         | byte, MCH_BANK_SEL must set to "0".                                |
|     |           |      |         | This byte is used as multi-purpose:                                |
| 7-0 |           |      | 8'h00   | 5. The received data of receive protocol.                          |
| , , |           |      |         | 6. The first received byte of read word protocol.                  |
|     |           | R/W  |         | 7. The 10 <sup>th</sup> received byte of read block protocol.      |
|     | SMB_DATA0 | K/VV |         | 8. The sent data for send byte protocol and write byte protocol.   |
|     |           |      |         | 9. The first send byte for write word protocol.                    |
|     |           |      |         | 10. The first send byte for write block protocol.                  |
|     |           |      |         | To access this byte, MCH_BANK_SEL should be set to "1".            |

#### 6.6.84 TSI Temperature 1 – Index E1h

| Bit | Name      | R/W | Default | Description                                                           |
|-----|-----------|-----|---------|-----------------------------------------------------------------------|
|     |           |     |         | This is the high byte of Intel temperature interface PCH reading. The |
|     | TSI_TEMP1 | R   | -       | range is 0~255'C.                                                     |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "0".               |
|     |           |     |         | This byte is used as multi-purpose:                                   |
| 7-0 | SMB_DATA1 | R/W | 8'h00   | 1. The second received byte of read word protocol.                    |
|     |           |     |         | 2. The 11 <sup>th</sup> received byte of read block protocol.         |
|     |           |     |         | 3. The second send byte for write word protocol.                      |
|     |           |     |         | 4. The second send byte for write block protocol.                     |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".               |

#### 6.6.85 TSI Temperature 2 Low Byte – Index E2h

| Bit | Name         | R/W | Default | Description                                                                                                                                                                               |
|-----|--------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TSI_TEMP2_LO | R   | -       | This is the low byte of Intel temperature interface CPU reading. The reading is the fraction part of CPU temperature. Bit 0 indicates the error status.<br>0: No error.<br>1: Error code. |
|     |              |     |         | To access this byte, MCH_BANK_SEL should be set to "0".                                                                                                                                   |





|           |     |       | This is the 12 <sup>th</sup> byte of the block read protocol.   |
|-----------|-----|-------|-----------------------------------------------------------------|
| SMB_DATA2 | R/W | 8'h00 | This byte is also used as the 3rd byte of block write protocol. |
|           |     |       | To access this byte, MCH_BANK_SEL should be set to "1".         |

#### 6.6.86 TSI Temperature 2 High Byte – Index E3h

| Bit | Name         | R/W | Default | Description                                                           |
|-----|--------------|-----|---------|-----------------------------------------------------------------------|
|     |              |     |         | This is the high byte of Intel temperature interface CPU reading. The |
|     | TSI_TEMP2_HI | R   | -       | reading is the decimal part of CPU temperature.                       |
| 7-0 |              |     |         | To access this byte, MCH_BANK_SEL should be set to "0".               |
| 7-0 |              |     |         | This is the 13 <sup>th</sup> byte of the block read protocol.         |
|     | SMB_DATA3    | R/W | 8'h00   | This byte is also used as the 4th byte of block write protocol.       |
|     |              |     |         | To access this byte, MCH_BANK_SEL should be set to "1".               |

#### 6.6.87 TSI Temperature 3 – Index E4h

| Bit | Name      | R/W | Default | Description                                                           |
|-----|-----------|-----|---------|-----------------------------------------------------------------------|
|     |           |     |         | This is the high byte of Intel temperature interface MCH reading. The |
|     | TSI_TEMP3 | R   | -       | range is 0~255'C.                                                     |
| 7-0 |           |     |         | To access this byte, MCH_BANK_SEL should be set to "0".               |
| 7-0 |           |     |         | This is the 14 <sup>th</sup> byte of the block read protocol.         |
|     | SMB_DATA4 | R/W | 8'h00   | This byte is also used as the 5th byte of block write protocol.       |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".               |

#### 6.6.88 TSI Temperature 4 – Index E5h

| Bit | Name      | R/W | Default | Description                                                         |
|-----|-----------|-----|---------|---------------------------------------------------------------------|
|     |           |     |         | This is the high byte of Intel temperature interface DIMM0 reading. |
|     | TSI_TEMP4 | R   | -       | The range is 0~255'C.                                               |
| 7.0 |           |     |         | To access this byte, MCH_BANK_SEL should be set to "0".             |
| 7-0 | SMB_DATA5 | R/W | 8'h00   | This is the 15 <sup>th</sup> byte of the block read protocol.       |
|     |           |     |         | This byte is also used as the 6th byte of block write protocol.     |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".             |

#### 6.6.89 TSI Temperature 5 – Index E6h

| it Name R/W Defa |
|------------------|
|------------------|





|     |           | R   | -     | This is the high byte of Intel temperature interface DIMM1 reading. |
|-----|-----------|-----|-------|---------------------------------------------------------------------|
|     | TSI_TEMP5 |     |       | The range is 0~255'C.                                               |
| 7-0 |           |     |       | To access this byte, MCH_BANK_SEL should be set to "0".             |
| 7-0 |           |     |       | This is the 16 <sup>th</sup> byte of the block read protocol.       |
|     | SMB_DATA6 | R/W | 8'h00 | This byte is also used as the 7th byte of block write protocol.     |
|     |           |     |       | To access this byte, MCH_BANK_SEL should be set to "1".             |

#### 6.6.90 TSI Temperature 6 – Index E7h

| Bit | Name      | R/W | Default | Description                                                         |
|-----|-----------|-----|---------|---------------------------------------------------------------------|
|     |           |     |         | This is the high byte of Intel temperature interface DIMM2 reading. |
|     | TSI_TEMP6 | R   | 8'h00   | The range is 0~255'C.                                               |
| 7-0 |           |     |         | To access this byte, MCH_BANK_SEL should be set to "0".             |
| 7-0 |           | R/W |         | This is the 17 <sup>th</sup> byte of the block read protocol.       |
|     |           |     |         | This byte is also used as the 8th byte of block write protocol.     |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".             |

#### 6.6.91 TSI Temperature 7 – Index E8h

| Bit | Name      | R/W      | Default    | Description                                                         |
|-----|-----------|----------|------------|---------------------------------------------------------------------|
|     |           |          |            | This is the high byte of Intel temperature interface DIMM3 reading. |
|     | TSI_TEMP7 | R<br>R/W | -<br>8'h00 | The range is 0~255'C. The above 9 bytes could also be used as the   |
| 7-0 |           |          |            | read data of block read protocol if the TSI is disable or pending.  |
| 7-0 |           |          |            | This is the 18 <sup>th</sup> byte of the block read protocol.       |
|     |           |          |            | This byte is also used as the 9th byte of block write protocol.     |
|     |           |          |            | To access this byte, MCH_BANK_SEL should be set to "1".             |

#### 6.6.92 SMB Data Buffer 9 – Index E9h

| Bit           | Name      | R/W | Default | Description                                                     |
|---------------|-----------|-----|---------|-----------------------------------------------------------------|
| 7-0 SMB_DATAS |           |     |         | This is the 18 <sup>th</sup> byte of the block read protocol.   |
|               | SMB_DATA9 | R/W |         | This byte is also used as the 9th byte of block write protocol. |
|               |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".         |

#### 6.6.93 Block Write Count Register – Index ECh

| Bit | Name         | R/W | Default | Description                                                           |
|-----|--------------|-----|---------|-----------------------------------------------------------------------|
| 7   | MCH_BANK_SEL | R/W | N 0     | This bit is used to select the register in index E0h to E9h.          |
|     |              |     |         | Set "0" to read the temperature bank and "1" to access the data bank. |
| 6   | Reserved     | -   | 0       | Reserved                                                              |





| 5-0 | BLOCK_WR_CNT | R/W | 0 | Use the register to specify the byte count of block write protocol.<br>Support up to 10 bytes. |
|-----|--------------|-----|---|------------------------------------------------------------------------------------------------|
|-----|--------------|-----|---|------------------------------------------------------------------------------------------------|

#### 6.6.94 SMB Command Byte/TSI Command Byte – Index EDh

| Bit | Name                  | R/W | Default | Description                                                           |
|-----|-----------------------|-----|---------|-----------------------------------------------------------------------|
|     |                       |     |         | There are actual two bytes for this index. TSI_CMD_PROG select        |
|     |                       |     |         | which byte to be programmed:                                          |
|     |                       |     |         | 0: SMB_CMD, which is the command code for write byte/word, read       |
| 7-0 | 7-0 SMB_CMD/TSI_CMD R | R/W | 0/1     | byte/word, block write/read and process call protocol.                |
|     |                       |     |         | 1: TSI_CMD, which is the command code for Intel temperature           |
|     |                       |     |         | interface block read protocol and the data byte for AMD TSI send byte |
|     |                       |     |         | protocol.                                                             |

#### 6.6.95 SMB Status – Index EEh

| Bit | Name          | R/W | Default | Description                                                              |
|-----|---------------|-----|---------|--------------------------------------------------------------------------|
|     |               |     |         | Set 1 to pending auto TSI accessing. (In AMD model, auto accessing       |
|     |               |     |         | will issue a send-byte followed a receive-byte; In Intel model, auto     |
| 7   | TSI_PENDING   | R/W | 0       | accessing will issue a block read).                                      |
|     |               |     |         | To use the TSI_SCL/TSI_SDA as a SMBus master, set this bit to "1"        |
|     |               |     |         | first.                                                                   |
| 6   | TSI_CMD_PROG  | R/W | 0       | Set 1 to program TSI_CMD.                                                |
| 5   |               |     | 0       | Kill the current SMBus transfer and return the state machine to idle. It |
| 5   | PROC_KILL     | R/W | 0       | will set an fail status if the current transfer is not completed.        |
| 4   |               | R   | 0       | This is set when PROC_KI LL kill a un-completed transfer. It will be     |
| 4   | FAIL_STS      | ĸ   |         | auto cleared by next SMBus transfer.                                     |
| 3   |               | R   | 0       | This is the arbitration lost status if a SMBus command is issued. Auto   |
| 3   | SMB_ABT_ERR   | ĸ   |         | cleared by next SMBus command.                                           |
| 2   |               | R   | 0       | This is the timeout status if a SMBus command is issued. Auto            |
| 2   | SMB_TO_ERR    | ĸ   | 0       | cleared by next SMBus command.                                           |
| 4   |               |     | 0       | This is the NACK error status if a SMBus command is issued. Auto         |
| 1   | 1 SMB_NAC_ERR | R   | 0       | cleared by next SMBus command.                                           |
|     |               |     | 4       | 0: a SMBus transfer is in process.                                       |
| 0   | SMB_READY     | R   | 1       | 1: Ready for next SMBus command.                                         |

#### 6.6.96 SMB Protocol Select – Index EFh

| Bit | Name | R/W | Default | Description |
|-----|------|-----|---------|-------------|
| u   |      |     |         |             |







•

| II  | · · · · · · · · · · · · · · · · · · · | ii    |   | т<br>Т                                                               |
|-----|---------------------------------------|-------|---|----------------------------------------------------------------------|
| 7   | SMB_START                             | w     | 0 | Write "1" to trigger a SMBus transfer with the protocol specified by |
| '   |                                       | ••    | 5 | SMB_PROTOCOL.                                                        |
| 6-4 | Reserved                              | -     | - | Reserved.                                                            |
|     |                                       |       |   | Select what protocol if a SMBus transfer is triggered.               |
|     |                                       |       |   | 0001b: send byte.                                                    |
|     |                                       |       |   | 0010b: write byte.                                                   |
|     |                                       |       |   | 0011b: write word.                                                   |
|     |                                       | R/W 0 |   | 0100b: Reserved.                                                     |
|     |                                       |       |   | 0101b: block write.                                                  |
| 3-0 | SMB_PROTOCOL                          |       | 0 | 0111b: quick command (write).                                        |
|     |                                       |       |   | 1001b: receive byte.                                                 |
|     |                                       |       |   | 1010b: read byte.                                                    |
|     |                                       |       |   | 1011b: Reserved                                                      |
|     |                                       |       |   | 1101b: block read.                                                   |
|     |                                       |       |   | 1111b: Reserved                                                      |
|     |                                       |       |   | Otherwise: reserved.                                                 |





#### 6.7 KBC Registers (CR05)

#### 6.7.1 KBC Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description     |
|-----|----------|-----|---------|-----------------|
| 7-1 | Reserved | -   | -       | Reserved        |
| 0   |          |     | 1       | 0: disable KBC. |
| 0   | KBC_EN   | R/W |         | 1: enable KBC.  |

#### 6.7.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                                                                                |
|-----|--------------|-----|---------|--------------------------------------------------------------------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 00h     | The MSB of KBC command port address. The address of data port is command port address + 4; |

#### 6.7.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                                                                                |
|-----|--------------|-----|---------|--------------------------------------------------------------------------------------------|
| 7-0 | BASE_ADDR_LO | R/W |         | The LSB of KBC command port address. The address of data port is command port address + 4. |

#### 6.7.4 KBC IRQ Channel Select Register — Index 70h

| Bit | Name     | R/W | Default | Description                                    |
|-----|----------|-----|---------|------------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                      |
| 3-0 | SELKIRQ  | R/W | 1h      | Select the IRQ channel for keyboard interrupt. |

#### 6.7.5 Mouse IRQ Channel Select Register — Index 72h

| Bit | Name     | R/W | Default | Description                                      |
|-----|----------|-----|---------|--------------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                        |
| 3-0 | SELMIRQ  | R/W | Ch      | Select the IRQ channel for PS/2 mouse interrupt. |

#### 6.7.6 Auto Swap Register — Index FEh (Powered by VBAT)

| Bit | Name        | R/W | Default | Description                                                                                                                                                              |
|-----|-------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | AUTO_DET_EN | R/W | 0       | 0: disable auto detect keyboard/mouse swap.<br>1: enable auto detect keyboard/mouse swap.                                                                                |
| 6-5 | Reserved    | -   | -       | Reserved.                                                                                                                                                                |
| 4   | KB_MO_SWAP  | R/W | 0       | 0: Keyboard/mouse not swap.<br>1: Keyboard/mouse swap.<br>This bit is set/clear by hardware if AUTO_DET_EN is set to "1". Users<br>could also program this bit manually. |
| 3-0 | Reserved    | -   | 1h      | Reserved                                                                                                                                                                 |





#### 6.8 GPIO Registers (CR06)

#### 6.8.1 GPIO Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description               |
|-----|----------|-----|---------|---------------------------|
| 7-1 | Reserved | -   | -       | Reserved                  |
| 0   | GPIO EN  |     |         | 0: disable GPIO I/O Port. |
| 0   | GFIO_EN  | R/W |         | 1: enable GPIO I/O Port.  |

#### 6.8.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                                                   |
|-----|--------------|-----|---------|---------------------------------------------------------------|
| 7-0 |              | R/W |         | The MSB of GPIO index/data port address. The index port is    |
| 7-0 | BASE_ADDR_HI |     |         | BASE_ADDR[15:2] + 5 and the data port is BASE_ADDR[15:2] + 6. |

#### 6.8.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                                                   |
|-----|--------------|-----|---------|---------------------------------------------------------------|
| 7-0 | BASE ADDR LO | R/W | 00h     | The LSB of GPIO index/data port address. The index port is    |
| 7-0 | BASE_ADDR_LO |     |         | BASE_ADDR[15:2] + 5 and the data port is BASE_ADDR[15:2] + 6. |

#### 6.8.4 GPIRQ Channel Select Register — Index 70h

| Bit | Name     | R/W | Default | Description                                |
|-----|----------|-----|---------|--------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                  |
| 3-0 | SELGPIRQ | R/W | 0h      | Select the IRQ channel for GPIO interrupt. |

#### 6.8.5 GPIO0 Output Enable Register — Index F0h

| Bit | Name      | R/W | Default | Description                                                 |
|-----|-----------|-----|---------|-------------------------------------------------------------|
| 7-6 | Reserved  | -   | -       | Reserved.                                                   |
| 5   | GPIO05_OE | R/W | 0       | 0: GPIO05 is in input mode.<br>1: GPIO05 is in output mode. |
| 4   | GPIO04_OE | R/W | 0       | 0: GPIO04 is in input mode.<br>1: GPIO04 is in output mode. |
| 3   | GPIO03_OE | R/W | 0       | 0: GPIO03 is in input mode.<br>1: GPIO03 is in output mode. |
| 2   | GPIO02_OE | R/W | 0       | 0: GPIO02 is in input mode.<br>1: GPIO02 is in output mode. |
| 1   | GPIO01_OE | R/W | 0       | 0: GPIO01 is in input mode.<br>1: GPIO01 is in output mode. |





| 0 | GPIO00_OE | R/W | 0 | 0: GPIO00 is in input mode.<br>1: GPIO00 is in output mode. |
|---|-----------|-----|---|-------------------------------------------------------------|
|---|-----------|-----|---|-------------------------------------------------------------|

#### 6.8.6 GPIO0 Output Data Register — Index F1h

| Bit | Name       | R/W | Default | Description                                                                          |
|-----|------------|-----|---------|--------------------------------------------------------------------------------------|
| 7-6 | Reserved   | -   | -       | Reserved.                                                                            |
| 5   | GPIO05_VAL | R/W | 1       | 0: GPIO05 outputs 0 when in output mode.<br>1: GPIO05 outputs 1 when in output mode. |
| 4   | GPIO04_VAL | R/W | 1       | 0: GPIO04 outputs 0 when in output mode.<br>1: GPIO04 outputs 1 when in output mode. |
| 3   | GPIO03_VAL | R/W | 1       | 0: GPIO03 outputs 0 when in output mode.<br>1: GPIO03 outputs 1 when in output mode. |
| 2   | GPIO02_VAL | R/W | 1       | 0: GPIO02 outputs 0 when in output mode.<br>1: GPIO02 outputs 1 when in output mode. |
| 1   | GPIO01_VAL | R/W | 1       | 0: GPIO01 outputs 0 when in output mode.<br>1: GPIO01 outputs 1 when in output mode. |
| 0   | GPIO00_VAL | R/W | 1       | 0: GPIO00 outputs 0 when in output mode.<br>1: GPIO00 outputs 1 when in output mode. |

#### 6.8.7 GPIO Pin Status Register — Index F2h

| Bit | Name      | R/W | Default | Description                       |
|-----|-----------|-----|---------|-----------------------------------|
| 7-6 | Reserved  | -   | -       | Reserved.                         |
| 5   | GPIO05_IN | R   | -       | The pin status of 3VSBSW/GPIO05   |
| 4   | GPIO04_IN | R   | -       | The pin status of SLOTOCC#/GPIO04 |
| 3   | GPIO03_IN | R   | -       | The pin status of TIMING1/GPIO03  |
| 2   | GPIO02_IN | R   | -       | The pin status of TIMING2/GPIO02  |
| 1   | GPIO01_IN | R   | -       | The pin status of TIMING4/GPIO01  |
| 0   | GPIO00_IN | R   | -       | The pin status of TIMING3/GPIO00  |

#### 6.8.8 GPIO Drive Enable Register — Index F3h

| Bit | Name          | R/W | Default | Description                                                                       |
|-----|---------------|-----|---------|-----------------------------------------------------------------------------------|
| 7   | Reserved      | -   | -       | Reserved.                                                                         |
| 5   | GPIO05_DRV_EN | R/W | 0       | 0: GPIO05 is open drain in output mode.<br>1: GPIO05 is push pull in output mode. |
| 4   | GPIO04_DRV_EN | R/W | 0       | 0: GPIO04 is open drain in output mode.<br>1: GPIO04 is push pull in output mode. |
| 3   | GPIO03_DRV_EN | R/W | 0       | 0: GPIO03 is open drain in output mode.<br>1: GPIO03 is push pull in output mode. |
| 2   | GPIO02_DRV_EN | R/W | 0       | 0: GPIO02 is open drain in output mode.<br>1: GPIO02 is push pull in output mode. |





|--|

| 1 | GPIO01_DRV_EN | R/W | 0 | 0: GPIO01 is open drain in output mode.<br>1: GPIO01 is push pull in output mode. |
|---|---------------|-----|---|-----------------------------------------------------------------------------------|
| 0 | GPIO00_DRV_EN | R/W | 0 | 0: GPIO00 is open drain in output mode.<br>1: GPIO00 is push pull in output mode. |

#### 6.8.9 GPIO1 Output Enable Register — Index E0h

| Bit | Name      | R/W | Default | Description                                                 |
|-----|-----------|-----|---------|-------------------------------------------------------------|
| 7   | GPIO17_OE | R/W | 0       | 0: GPIO17 is in input mode.<br>1: GPIO17 is in output mode. |
| 6   | GPIO16_OE | R/W | 0       | 0: GPIO16 is in input mode.<br>1: GPIO16 is in output mode. |
| 5   | GPIO15_OE | R/W | 0       | 0: GPIO15 is in input mode.<br>1: GPIO15 is in output mode. |
| 4   | GPIO14_OE | R/W | 0       | 0: GPIO14 is in input mode.<br>1: GPIO14 is in output mode. |
| 3   | GPIO13_OE | R/W | 0       | 0: GPIO13 is in input mode.<br>1: GPIO13 is in output mode. |
| 2   | GPIO12_OE | R/W | 0       | 0: GPIO12 is in input mode.<br>1: GPIO12 is in output mode. |
| 1   | GPIO11_OE | R/W | 0       | 0: GPIO11 is in input mode.<br>1: GPIO11 is in output mode. |
| 0   | GPIO10_OE | R/W | 0       | 0: GPIO10 is in input mode.<br>1: GPIO10 is in output mode. |

#### 6.8.10 GPIO1 Output Data Register — Index E1h

| Bit | Name       | R/W | Default | Description                                                                          |
|-----|------------|-----|---------|--------------------------------------------------------------------------------------|
| 7   | GPIO17_VAL | R/W | 1       | 0: GPIO17 outputs 0 when in output mode.<br>1: GPIO17 outputs1 when in output mode.  |
| 6   | GPIO16_VAL | R/W | 1       | 0: GPIO16 outputs 0 when in output mode.<br>1: GPIO16 outputs1 when in output mode.  |
| 5   | GPIO15_VAL | R/W | 1       | 0: GPIO15 outputs 0 when in output mode.<br>1: GPIO15 outputs 1 when in output mode. |
| 4   | GPIO14_VAL | R/W | 1       | 0: GPIO14 outputs 0 when in output mode.<br>1: GPIO14 outputs 1 when in output mode. |
| 3   | GPIO13_VAL | R/W | 1       | 0: GPIO13 outputs 0 when in output mode.<br>1: GPIO13 outputs 1 when in output mode. |
| 2   | GPIO12_VAL | R/W | 1       | 0: GPIO12 outputs 0 when in output mode.<br>1: GPIO12 outputs 1 when in output mode. |
| 1   | GPIO11_VAL | R/W | 1       | 0: GPIO11 outputs 0 when in output mode.<br>1: GPIO11 outputs 1 when in output mode. |
| 0   | GPIO10_VAL | R/W | 1       | 0: GPIO10 outputs 0 when in output mode.<br>1: GPIO10 outputs 1 when in output mode. |





۰.

| Bit | Name      | R/W | Default | Description                              |
|-----|-----------|-----|---------|------------------------------------------|
| 7   | GPIO17_IN | R   | -       | The pin status of CPU_PWRGD/GPIO17.      |
| 6   | GPIO16_IN | R   | -       | The pin status of LED_VCC/GPIO16.        |
| 5   | GPIO15_IN | R   | -       | The pin status of LED_VSB/ALERT#/GPIO15. |
| 4   | GPIO14_IN | R   | -       | The pin status of WDTRST#/GPIO14.        |
| 3   | GPIO13_IN | R   | -       | The pin status of BEEP/GPIO13.           |
| 2   | GPIO12_IN | R   | -       | The pin status of RSTCON#/GPIO12.        |
| 1   | GPIO11_IN | R   | -       | The pin status of PCI_RST5#/GPIO11.      |
| 0   | GPIO10_IN | R   | -       | The pin status of PCI_RST4#/GPIO10.      |

#### 6.8.11 GPIO1 Pin Status Register — Index E2h

#### 6.8.12 GPIO1 Drive Enable Register — Index E3h

| Bit | Name          | R/W | Default | Description                                                                       |
|-----|---------------|-----|---------|-----------------------------------------------------------------------------------|
| 7   | GPIO17_DRV_EN | R/W | 0       | 0: GPIO17 is open drain in output mode.<br>1: GPIO17 is push pull in output mode. |
| 6   | GPIO16_DRV_EN | R/W | 0       | 0: GPIO16 is open drain in output mode.<br>1: GPIO16 is push pull in output mode. |
| 5   | GPIO15_DRV_EN | R/W | 0       | 0: GPIO15 is open drain in output mode.<br>1: GPIO15 is push pull in output mode. |
| 4   | GPIO14_DRV_EN | R/W | 0       | 0: GPIO14 is open drain in output mode.<br>1: GPIO14 is push pull in output mode. |
| 3   | GPIO13_DRV_EN | R/W | 0       | 0: GPIO13 is open drain in output mode.<br>1: GPIO13 is push pull in output mode. |
| 2   | GPIO12_DRV_EN | R/W | 0       | 0: GPIO12 is open drain in output mode.<br>1: GPIO12 is push pull in output mode. |
| 1   | GPIO11_DRV_EN | R/W | 0       | 0: GPIO11 is open drain in output mode.<br>1: GPIO11 is push pull in output mode. |
| 0   | GPIO10_DRV_EN | R/W | 0       | 0: GPIO10 is open drain in output mode.<br>1: GPIO10 is push pull in output mode. |

#### 6.8.13 GPIO1 PME Enable Register — Index E4h

| Bit | Name          | R/W | Default | Description                                                                                   |
|-----|---------------|-----|---------|-----------------------------------------------------------------------------------------------|
| 7   | GPIO17_PME_EN | R/W |         | When GPIO17_EVENT_STS is 1 and GPIO17_PME_EN is set to 1, a GPIO PME event will be generated. |
| 6   | GPIO16_PME_EN | R/W |         | When GPIO16_EVENT_STS is 1 and GPIO16_PME_EN is set to 1, a GPIO PME event will be generated. |
| 5   | GPIO15_PME_EN | R/W |         | When GPIO15_EVENT_STS is 1 and GPIO15_PME_EN is set to 1, a GPIO PME event will be generated. |
| 4   | GPIO14_PME_EN | R/W |         | When GPIO14_EVENT_STS is 1 and GPIO14_PME_EN is set to 1, a GPIO PME event will be generated. |
| 3   | GPIO13_PME_EN | R/W |         | When GPIO13_EVENT_STS is 1 and GPIO13_PME_EN is set to 1, a GPIO PME event will be generated. |





| 2 | GPIO12_PME_EN | R/W | () | When GPIO12_EVENT_STS is 1 and GPIO12_PME_EN is set to 1, a GPIO PME event will be generated. |
|---|---------------|-----|----|-----------------------------------------------------------------------------------------------|
| 1 | GPIO11_PME_EN | R/W |    | When GPIO11_EVENT_STS is 1 and GPIO11_PME_EN is set to 1, a GPIO PME event will be generated. |
| 0 | GPIO10_PME_EN | R/W | () | When GPIO10_EVENT_STS is 1 and GPIO10_PME_EN is set to 1, a GPIO PME event will be generated. |

#### 6.8.14 GPIO1 Input Detection Select Register — Index E5h

| Bit | Name           | R/W | Default | Description                                                                                                                        |
|-----|----------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GPIO17_DET_SEL | R/W | 0       | When GPIO17 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge    |
| 6   | GPIO16_DET_SEL | R/W | 0       | When GPIO16 is in input mode, set this bit to select which input event<br>should be detected.<br>0: rising edge<br>1: falling edge |
| 5   | GPIO15_DET_SEL | R/W | 0       | When GPIO15 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge    |
| 4   | GPIO14_DET_SEL | R/W | 0       | When GPIO14 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge    |
| 3   | GPIO13_DET_SEL | R/W | 0       | When GPIO13 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge    |
| 2   | GPIO12_DET_SEL | R/W | 0       | When GPIO12 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge    |
| 1   | GPIO11_DET_SEL | R/W | 0       | When GPIO11 is in input mode, set this bit to select which input event<br>should be detected.<br>0: rising edge<br>1: falling edge |
| 0   | GPIO10_DET_SEL | R/W | 0       | When GPIO10 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge    |

#### 6.8.15 GPIO1 Event Status Register — Index E6h

| Bit | Name                 | R/W | Default | Description                                                                                                                                            |
|-----|----------------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GPIO17_<br>EVENT_STS | R/W | 0       | When GPIO17 is in input mode and a GPIO17 input is detected according to CRE5[7], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |



•

| 6 | GPIO16_<br>EVENT_STS | R/W | 0 | When GPIO16 is in input mode and a GPIO16 input is detected according to CRE5[6], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
|---|----------------------|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5 | GPIO15_<br>EVENT_STS | R/W | 0 | When GPIO15 is in input mode and a GPIO15 input is detected according to CRE5[5], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 4 | GPIO14_<br>EVENT_STS | R/W | 0 | When GPIO14 is in input mode and a GPIO14 input is detected according to CRE5[4], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 3 | GPIO13_<br>EVENT_STS | R/W | 0 | When GPIO13 is in input mode and a GPIO13 input is detected according to CRE5[3], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 2 | GPIO12_<br>EVENT_STS | R/W | 0 | When GPIO12 is in input mode and a GPIO12 input is detected according to CRE5[2], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 1 | GPIO11_<br>EVENT_STS | R/W | 0 | When GPIO11 is in input mode and a GPIO11 input is detected according to CRE5[1], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 0 | GPIO10_<br>EVENT_STS | R/W | 0 | When GPIO10 is in input mode and a GPIO10 input is detected according to CRE5[0], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |

#### 6.8.16 GPIO2 Output Enable Register — Index D0h

| Bit | Name      | R/W | Default | Description                                                 |
|-----|-----------|-----|---------|-------------------------------------------------------------|
| 7   | GPIO27_OE | R/W | 0       | 0: GPIO27 is in input mode.<br>1: GPIO27 is in output mode. |
| 6   | GPIO26_OE | R/W | 0       | 0: GPIO26 is in input mode.<br>1: GPIO25 is in output mode. |
| 5   | GPIO25_OE | R/W | 0       | 0: GPIO25 is in input mode.<br>1: GPIO25 is in output mode. |
| 4   | GPIO24_OE | R/W | 0       | 0: GPIO24 is in input mode.<br>1: GPIO24 is in output mode. |
| 3   | GPIO23_OE | R/W | 0       | 0: GPIO23 is in input mode.<br>1: GPIO23 is in output mode. |
| 2   | GPIO22_OE | R/W | 0       | 0: GPIO22 is in input mode.<br>1: GPIO22 is in output mode. |
| 1   | GPIO21_OE | R/W | 0       | 0: GPIO21 is in input mode.<br>1: GPIO21 is in output mode. |
| 0   | GPIO20_OE | R/W | 0       | 0: GPIO20 is in input mode.<br>1: GPIO20 is in output mode. |

#### 6.8.17 GPIO2 Output Data Register — Index D1h

| Bit | Name       | R/W | Default | Description                                                                          |
|-----|------------|-----|---------|--------------------------------------------------------------------------------------|
| 7   | GPIO27_VAL | R/W | 1       | 0: GPIO27 outputs 0 when in output mode.<br>1: GPIO27 outputs 1 when in output mode. |



•

| 6 | GPIO26_VAL | R/W | 1 | 0: GPIO26 outputs 0 when in output mode.<br>1: GPIO26 outputs 1 when in output mode. |
|---|------------|-----|---|--------------------------------------------------------------------------------------|
| 5 | GPIO25_VAL | R/W | 1 | 0: GPIO25 outputs 0 when in output mode.<br>1: GPIO25 outputs 1 when in output mode. |
| 4 | GPIO24_VAL | R/W | 1 | 0: GPIO24 outputs 0 when in output mode.<br>1: GPIO24 outputs 1 when in output mode. |
| 3 | GPIO23_VAL | R/W | 1 | 0: GPIO23 outputs 0 when in output mode.<br>1: GPIO23 outputs 1 when in output mode. |
| 2 | GPIO22_VAL | R/W | 1 | 0: GPIO22 outputs 0 when in output mode.<br>1: GPIO22 outputs 1 when in output mode. |
| 1 | GPIO21_VAL | R/W | 1 | 0: GPIO21 outputs 0 when in output mode.<br>1: GPIO21 outputs 1 when in output mode. |
| 0 | GPIO20_VAL | R/W | 1 | 0: GPIO20 outputs 0 when in output mode.<br>1: GPIO20 outputs 1 when in output mode. |

#### 6.8.18 GPIO2 Pin Status Register — Index D2h

| Bit | Name      | R/W | Default | Description                     |
|-----|-----------|-----|---------|---------------------------------|
| 7   | GPIO27_IN | R   | -       | The pin status of SIN2/GPIO27.  |
| 6   | GPIO26_IN | R   | -       | The pin status of SOUT2/GPIO26. |
| 5   | GPIO25_IN | R   | -       | The pin status of DSR2#/GPIO25. |
| 4   | GPIO24_IN | R   | -       | The pin status of RTS2#/GPIO24. |
| 3   | GPIO23_IN | R   | -       | The pin status of DTR2#/GPIO23. |
| 2   | GPIO22_IN | R   | -       | The pin status of CTS2#/GPIO22. |
| 1   | GPIO21_IN | R   | -       | The pin status of RI2#/GPIO21.  |
| 0   | GPIO20_IN | R   | -       | The pin status of DCD2#/GPIO20. |

#### 6.8.19 GPIO2 Drive Enable Register — Index D3h

| Bit | Name              | R/W   | Default | Description                             |
|-----|-------------------|-------|---------|-----------------------------------------|
| 7   | GPIO27 DRV EN     | R/W   | 0       | 0: GPIO27 is open drain in output mode. |
| 1   |                   | 10.00 | 0       | 1: GPIO27 is push pull in output mode.  |
| 6   | GPIO26 DRV EN     | R/W   | 0       | 0: GPIO26 is open drain in output mode. |
| 0   | GFIO20_DRV_EN     |       | 0       | 1: GPIO26 is push pull in output mode.  |
| 5   | GPIO25_DRV_EN     | R/W   | 0       | 0: GPIO25 is open drain in output mode. |
| 5   | GPIO25_DRV_EN     |       | 0       | 1: GPIO25 is push pull in output mode.  |
| 4   | 4 GPIO24_DRV_EN R | R/W   | 0       | 0: GPIO24 is open drain in output mode. |
| 4   |                   |       |         | 1: GPIO24 is push pull in output mode.  |
| 3   |                   |       | 0       | 0: GPIO23 is open drain in output mode. |
| 3   | GPIO23_DRV_EN     | R/W   | 0       | 1: GPIO23 is push pull in output mode.  |
| 2   |                   |       | 0       | 0: GPIO22 is open drain in output mode. |
| 2   | GPIO22_DRV_EN     | R/W   | U       | 1: GPIO22 is push pull in output mode.  |
| 1   |                   |       | 0       | 0: GPIO21 is open drain in output mode. |
|     | GPIO21_DRV_EN     | R/W   | 0       | 1: GPIO21 is push pull in output mode.  |





| 0 | GPIO20_DRV_EN | R/W | 0 | 0: GPIO20 is open drain in output mode.<br>1: GPIO20 is push pull in output mode. |
|---|---------------|-----|---|-----------------------------------------------------------------------------------|
|---|---------------|-----|---|-----------------------------------------------------------------------------------|

#### 6.8.20 GPIO3 Output Enable Register — Index C0h

| Bit | Name      | R/W | Default | Description                                                               |
|-----|-----------|-----|---------|---------------------------------------------------------------------------|
| 7   | GPIO37_OE | R/W | 0       | 0: GPIO37 is in input mode.<br>1: GPIO37 is in output mode. (Open-drain). |
| 6   | GPIO36_OE | R/W | 0       | 0: GPIO36 is in input mode.<br>1: GPIO35 is in output mode. (Open-drain). |
| 5   | GPIO35_OE | R/W | 0       | 0: GPIO35 is in input mode.<br>1: GPIO35 is in output mode. (Open-drain). |
| 4   | GPIO34_OE | R/W | 0       | 0: GPIO34 is in input mode.<br>1: GPIO34 is in output mode. (Open-drain). |
| 3   | GPIO33_OE | R/W | 0       | 0: GPIO33 is in input mode.<br>1: GPIO33 is in output mode. (Open-drain). |
| 2   | GPIO32_OE | R/W | 0       | 0: GPIO32 is in input mode.<br>1: GPIO32 is in output mode. (Open-drain). |
| 1   | GPIO31_OE | R/W | 0       | 0: GPIO31 is in input mode.<br>1: GPIO31 is in output mode. (Open-drain). |
| 0   | GPIO30_OE | R/W | 0       | 0: GPIO30 is in input mode.<br>1: GPIO30 is in output mode. (Open-drain). |

#### 6.8.21 GPIO3 Output Data Register — Index C1h

| Bit | Name       | R/W | Default | Description                                                                          |
|-----|------------|-----|---------|--------------------------------------------------------------------------------------|
| 7   | GPIO37_VAL | R/W | 1       | 0: GPIO37 outputs 0 when in output mode.<br>1: GPIO37 outputs 1 when in output mode. |
| 6   | GPIO36_VAL | R/W | 1       | 0: GPIO36 outputs 0 when in output mode.<br>1: GPIO36 outputs 1 when in output mode. |
| 5   | GPIO35_VAL | R/W | 1       | 0: GPIO35 outputs 0 when in output mode.<br>1: GPIO35 outputs 1 when in output mode. |
| 4   | GPIO34_VAL | R/W | 1       | 0: GPIO34 outputs 0 when in output mode.<br>1: GPIO34 outputs 1 when in output mode. |
| 3   | GPIO33_VAL | R/W | 1       | 0: GPIO33 outputs 0 when in output mode.<br>1: GPIO33 outputs 1 when in output mode. |
| 2   | GPIO32_VAL | R/W | 1       | 0: GPIO32 outputs 0 when in output mode.<br>1: GPIO32 outputs 1 when in output mode. |
| 1   | GPIO31_VAL | R/W | 1       | 0: GPIO31 outputs 0 when in output mode.<br>1: GPIO31 outputs 1 when in output mode. |
| 0   | GPIO30_VAL | R/W | 1       | 0: GPIO30 outputs 0 when in output mode.<br>1: GPIO30 outputs 1 when in output mode. |

#### 6.8.22 GPIO3 Pin Status Register — Index C2h

| Bit Name R/W Default Description |
|----------------------------------|
|----------------------------------|



| 7 | GPIO37_IN | R | - | The pin status of WGATE#/GPIO37.  |
|---|-----------|---|---|-----------------------------------|
| 6 | GPIO36_IN | R | - | The pin status of HDSEL#/GPIO36.  |
| 5 | GPIO35_IN | R | - | The pin status of STEP#/GPIO35.   |
| 4 | GPIO34_IN | R | - | The pin status of DIR#/GPIO34.    |
| 3 | GPIO33_IN | R | - | The pin status of WDATA#/GPIO3.   |
| 2 | GPIO32_IN | R | - | The pin status of DRVA#/GPIO32.   |
| 1 | GPIO31_IN | R | - | The pin status of MOA#/GPIO31.    |
| 0 | GPIO30_IN | R | _ | The pin status of DENSEL#/GPIO30. |

#### 6.8.23 GPIO4 Output Enable Register — Index B0h

\_\_\_\_

| Bit | Name      | R/W | Default | Description                                                 |
|-----|-----------|-----|---------|-------------------------------------------------------------|
| 7   | GPIO47_OE | R/W | 0       | 0: GPIO47 is in input mode.<br>1: GPIO47 is in output mode. |
| 6   | GPIO46_OE | R/W | 0       | 0: GPIO46 is in input mode.<br>1: GPIO46 is in output mode. |
| 5   | GPIO45_OE | R/W | 0       | 0: GPIO45 is in input mode.<br>1: GPIO45 is in output mode. |
| 4   | GPIO44_OE | R/W | 0       | 0: GPIO44 is in input mode.<br>1: GPIO44 is in output mode. |
| 3   | GPIO43_OE | R/W | 0       | 0: GPIO43 is in input mode.<br>1: GPIO43 is in output mode. |
| 2   | GPIO42_OE | R/W | 0       | 0: GPIO42 is in input mode.<br>1: GPIO42 is in output mode. |
| 1   | GPIO41_OE | R/W | 0       | 0: GPIO41 is in input mode.<br>1: GPIO41 is in output mode. |
| 0   | GPIO40_OE | R/W | 0       | 0: GPIO40 is in input mode.<br>1: GPIO40 is in output mode. |

#### 6.8.24 GPIO4 Output Data Register — Index B1h

| Bit | Name       | R/W | Default | Description                                                                          |
|-----|------------|-----|---------|--------------------------------------------------------------------------------------|
| 7   | GPIO47_VAL | R/W | 1       | 0: GPIO47 outputs 0 when in output mode.<br>1: GPIO47 outputs 1 when in output mode. |
| 6   | GPIO46_VAL | R/W | 1       | 0: GPIO46 outputs 0 when in output mode.<br>1: GPIO46 outputs 1 when in output mode. |
| 5   | GPIO45_VAL | R/W | 1       | 0: GPIO45 outputs 0 when in output mode.<br>1: GPIO45 outputs 1 when in output mode. |
| 4   | GPIO44_VAL | R/W | 1       | 0: GPIO44 outputs 0 when in output mode.<br>1: GPIO44 outputs 1 when in output mode. |
| 3   | GPIO43_VAL | R/W | 1       | 0: GPIO43 outputs 0 when in output mode.<br>1: GPIO43 outputs 1 when in output mode. |
| 2   | GPIO42_VAL | R/W | 1       | 0: GPIO42 outputs 0 when in output mode.<br>1: GPIO42 outputs 1 when in output mode. |





| 1 | GPIO41_VAL | R/W | 1 | 0: GPIO41 outputs 0 when in output mode.<br>1: GPIO41 outputs 1 when in output mode. |
|---|------------|-----|---|--------------------------------------------------------------------------------------|
| 0 | GPIO40_VAL | R/W | 1 | 0: GPIO40 outputs 0 when in output mode.<br>1: GPIO40 outputs 1 when in output mode. |

#### 6.8.25 GPIO4 Pin Status Register — Index B2h

| Bit | Name      | R/W | Default | Description                       |
|-----|-----------|-----|---------|-----------------------------------|
| 7   | GPIO47_IN | R   | -       | The pin status of PS_ON#/GPIO47.  |
| 6   | GPIO46_IN | R   | -       | The pin status of PWSOUT#/GPIO46  |
| 5   | GPIO45_IN | R   | -       | The pin status of PWSIN#/GPIO45   |
| 4   | GPIO44_IN | R   | -       | The pin status of ATXPG_IN/GPIO44 |
| 3   | GPIO43_IN | R   | -       | The pin status of IRRX/GPIO43.    |
| 2   | GPIO42_IN | R   | -       | The pin status of IRTX/GPIO42.    |
| 1   | GPIO41_IN | R   | -       | The pin status of FANCTL3/GPIO41. |
| 0   | GPIO40_IN | R   | -       | The pin status of FANIN3/GPIO40.  |

#### 6.8.26 GPIO4 Drive Enable Register — Index B3h

| Bit | Name          | R/W | Default | Description                                                                       |
|-----|---------------|-----|---------|-----------------------------------------------------------------------------------|
| 7-4 | Reserved      | -   | -       | Reserved                                                                          |
| 3   | GPIO43_DRV_EN | R/W | 0       | 0: GPIO43 is open drain in output mode.<br>1: GPIO43 is push pull in output mode. |
| 2   | GPIO42_DRV_EN | R/W | 0       | 0: GPIO42 is open drain in output mode.<br>1: GPIO42 is push pull in output mode. |
| 1   | GPIO41_DRV_EN | R/W | 0       | 0: GPIO41 is open drain in output mode.<br>1: GPIO41 is push pull in output mode. |
| 0   | GPIO40_DRV_EN | R/W | 0       | 0: GPIO40 is open drain in output mode.<br>1: GPIO40 is push pull in output mode. |

#### 6.8.27 GPIO4 PME Enable Register — Index B4h

| Bit | Name          | R/W | Default | Description                                                                                   |
|-----|---------------|-----|---------|-----------------------------------------------------------------------------------------------|
| 7-4 | Reserved      | -   | -       | Reserved                                                                                      |
| 3   | GPIO43_PME_EN | R/W | 0       | When GPIO43_EVENT_STS is 1 and GPIO43_PME_EN is set to 1, a GPIO PME event will be generated. |
| 2   | GPIO42_PME_EN | R/W | 0       | When GPIO42_EVENT_STS is 1 and GPIO42_PME_EN is set to 1, a GPIO PME event will be generated. |
| 1   | GPIO41_PME_EN | R/W | 0       | When GPIO41_EVENT_STS is 1 and GPIO41_PME_EN is set to 1, a GPIO PME event will be generated. |
| 0   | GPIO40_PME_EN | R/W |         | When GPIO40_EVENT_STS is 1 and GPIO40_PME_EN is set to 1, a GPIO PME event will be generated. |





۰.

# 6.8.28 GPIO4 Input Detection Select Register — Index B5h Bit Name R/W Default Description 7-4 Reserved Reserved

| 7-4 | Reserved       | -   | - | Reserved                                                                                                                        |
|-----|----------------|-----|---|---------------------------------------------------------------------------------------------------------------------------------|
| 3   | GPIO43_DET_SEL | R/W | 0 | When GPIO43 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge |
| 2   | GPIO42_DET_SEL | R/W | 0 | When GPIO42 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge |
| 1   | GPIO41_DET_SEL | R/W | 0 | When GPIO41 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge |
| 0   | GPIO40_DET_SEL | R/W | 0 | When GPIO40 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge |

#### 6.8.29 GPIO4 Event Status Register — Index B6h

| Bit | Name                 | R/W | Default | Description                                                                                                                                            |
|-----|----------------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved             | -   | -       | Reserved                                                                                                                                               |
| 3   | GPIO43_<br>EVENT_STS | R/W | -       | When GPIO43 is in input mode and a GPIO43 input is detected according to CRB5[3], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 2   | GPIO42_<br>EVENT_STS | R/W | -       | When GPIO42 is in input mode and a GPIO42 input is detected according to CRB5[2], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 1   | GPIO41_<br>EVENT_STS | R/W | -       | When GPIO41 is in input mode and a GPIO41 input is detected according to CRB5[1], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 0   | GPIO40_<br>EVENT_STS | R/W | -       | When GPIO40 is in input mode and a GPIO40 input is detected according to CRB5[0], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |

#### 6.8.30 GPIO5 Output Enable Register — Index A0h

| Bit | Name      | R/W | Default | Description                                                 |
|-----|-----------|-----|---------|-------------------------------------------------------------|
| 7-5 | Reserved  | -   | -       | Reserved.                                                   |
| 4   | GPIO54_OE | R/W | 0       | 0: GPIO54 is in input mode.<br>1: GPIO54 is in output mode. |
| 3   | GPIO53_OE | R/W | 0       | 0: GPIO53 is in input mode.<br>1: GPIO53 is in output mode. |





| 2 | GPIO52_OE | R/W | 0 | 0: GPIO52 is in input mode.<br>1: GPIO52 is in output mode. |
|---|-----------|-----|---|-------------------------------------------------------------|
| 1 | GPIO51_OE | R/W | 0 | 0: GPIO51 is in input mode.<br>1: GPIO51 is in output mode. |
| 0 | GPIO50_OE | R/W | 0 | 0: GPIO50 is in input mode.<br>1: GPIO50 is in output mode. |

#### 6.8.31 GPIO5 Output Data Register — Index A1h

| Bit | Name       | R/W | Default | Description                                                                          |
|-----|------------|-----|---------|--------------------------------------------------------------------------------------|
| 7-5 | Reserved   | -   | -       | Reserved.                                                                            |
| 4   | GPIO54_VAL | R/W | 1       | 0: GPIO54 outputs 0 when in output mode.<br>1: GPIO54 outputs 1 when in output mode. |
| 3   | GPIO53_VAL | R/W | 1       | 0: GPIO53 outputs 0 when in output mode.<br>1: GPIO53 outputs 1 when in output mode. |
| 2   | GPIO52_VAL | R/W | 1       | 0: GPIO52 outputs 0 when in output mode.<br>1: GPIO52 outputs 1 when in output mode. |
| 1   | GPIO51_VAL | R/W | 1       | 0: GPIO51 outputs 0 when in output mode.<br>1: GPIO51 outputs 1 when in output mode. |
| 0   | GPIO50_VAL | R/W | 1       | 0: GPIO50 outputs 0 when in output mode.<br>1: GPIO50 outputs 1 when in output mode. |

#### 6.8.32 GPIO5 Pin Status Register — Index A2h

| Bit | Name      | R/W | Default | Description                       |
|-----|-----------|-----|---------|-----------------------------------|
| 7-5 | Reserved  | -   | -       | Reserved.                         |
| 4   | GPIO54_IN | R   | -       | The pin status of DSKCHG#/GPIO54. |
| 3   | GPIO53_IN | R   | -       | The pin status of WPT#/GPIO53.    |
| 2   | GPIO52_IN | R   | -       | The pin status of INDEX#/GPIO52.  |
| 1   | GPIO51_IN | R   | -       | The pin status of TRK0#/GPIO51.   |
| 0   | GPIO50_IN | R   | -       | The pin status of RDDATA#/GPIO50. |

#### 6.8.33 GPIO5 Drive Enable Register — Index A3h

| Bit | Name          | R/W | Default | Description                                                                       |
|-----|---------------|-----|---------|-----------------------------------------------------------------------------------|
| 7-5 | Reserved      | -   | -       | Reserved.                                                                         |
| 4   | GPIO54_DRV_EN | R/W | 0       | 0: GPIO54 is open drain in output mode.<br>1: GPIO54 is push pull in output mode. |
| 3   | GPIO53_DRV_EN | R/W | 0       | 0: GPIO53 is open drain in output mode.<br>1: GPIO53 is push pull in output mode. |
| 2   | GPIO52_DRV_EN | R/W | 0       | 0: GPIO52 is open drain in output mode.<br>1: GPIO52 is push pull in output mode. |
| 1   | GPIO51_DRV_EN | R/W | 0       | 0: GPIO51 is open drain in output mode.<br>1: GPIO51 is push pull in output mode. |





| 0 | GPIO50_DRV_EN | R/W | 0 | 0: GPIO50 is open drain in output mode.<br>1: GPIO50 is push pull in output mode. |
|---|---------------|-----|---|-----------------------------------------------------------------------------------|
|---|---------------|-----|---|-----------------------------------------------------------------------------------|

#### 6.8.34 GPIO6 Output Enable Register — Index 90h

| Bit | Name      | R/W | Default | Description                                                 |
|-----|-----------|-----|---------|-------------------------------------------------------------|
| 7-6 | Reserved  | -   | -       | Reserved.                                                   |
| 5   | GPIO65_OE | R/W | 0       | 0: GPIO65 is in input mode.<br>1: GPIO65 is in output mode. |
| 4   | GPIO64_OE | R/W | 0       | 0: GPIO64 is in input mode.<br>1: GPIO64 is in output mode. |
| 3   | GPIO63_OE | R/W | 0       | 0: GPIO63 is in input mode.<br>1: GPIO63 is in output mode. |
| 2-0 | Reserved  | R/W | 0       | Reserved                                                    |

#### 6.8.35 GPIO6 Output Data Register — Index 91h

| Bit | Name       | R/W | Default | Description                                                                          |
|-----|------------|-----|---------|--------------------------------------------------------------------------------------|
| 7-6 | Reserved   | -   | -       | Reserved.                                                                            |
| 5   | GPIO65_VAL | R/W | 1       | 0: GPIO65 outputs 0 when in output mode.<br>1: GPIO65 outputs 1 when in output mode. |
| 4   | GPIO64_VAL | R/W | 1       | 0: GPIO64 outputs 0 when in output mode.<br>1: GPIO64 outputs 1 when in output mode. |
| 3   | GPIO63_VAL | R/W | 1       | 0: GPIO63 outputs 0 when in output mode.<br>1: GPIO63 outputs 1 when in output mode. |
| 2-0 | Reserved   | R/W | 1       | Reserved                                                                             |

#### 6.8.36 GPIO6 Pin Status Register — Index 92h

| Bit | Name      | R/W | Default | Description                            |
|-----|-----------|-----|---------|----------------------------------------|
| 7-6 | Reserved  | -   | -       | Reserved.                              |
| 5   | GPIO65_IN | R   | -       | The pin status of BIT_SEL_OUT3/GPIO65. |
| 4   | GPIO64_IN | R   | -       | The pin status of BIT_SEL_OUT2/GPIO64. |
| 3   | GPIO63_IN | R   | -       | The pin status of BIT_SEL_OUT1/GPIO63. |
| 2-0 | Reserved  | R   | -       | Reserved                               |

#### 6.8.37 GPIO6 Drive Enable Register — Index 93h

| Bit | Name          | R/W | Default | Description                                                                       |
|-----|---------------|-----|---------|-----------------------------------------------------------------------------------|
| 7-6 | Reserved      | -   | -       | Reserved.                                                                         |
| 5   | GPIO65_DRV_EN | R/W | 0       | 0: GPIO65 is open drain in output mode.<br>1: GPIO65 is push pull in output mode. |
| 4   | GPIO64_DRV_EN | R/W | 0       | 0: GPIO64 is open drain in output mode.<br>1: GPIO64 is push pull in output mode. |





| 3   | GPIO63_DRV_EN | R/W | 0 | 0: GPIO63 is open drain in output mode.<br>1: GPIO63 is push pull in output mode. |
|-----|---------------|-----|---|-----------------------------------------------------------------------------------|
| 2-0 | Reserved      | R/W | 0 | Reserved                                                                          |

\_\_\_\_\_





۰.

### 6.9 Watch Dog Timer Registers (CR07)

#### 6.9.1 Configuration Register — Index F0h (Offset 00h)

#### (\* Cleared by Slotocc# and watch dog timeout)

| Bit | Name      | R/W | Default | Description                                                        |
|-----|-----------|-----|---------|--------------------------------------------------------------------|
|     |           |     |         | This bit is decided by RTS1# power-on trapping.                    |
| 7   | WDOUT_EN  | R/W | -       | If this bit is set to 1 and watchdog timeout event occurs, WDTRST# |
|     |           |     |         | output is enabled.                                                 |
| 6-1 | Reserved  | -   | -       | Reserved                                                           |
|     |           |     | 4       | 0: Disable WDT to reset the VID register marked with *.            |
| 0   | WD_RST_EN | R/W | 1       | 1: Enable WDT to reset the VID register marked with *.             |

#### 6.9.2 Serial Key Data Register 1 — Index F2h (Offset 02h)

| Bit | Name     | R/W | Default | Description                                                        |
|-----|----------|-----|---------|--------------------------------------------------------------------|
| 7   | Reserved | -   | -       | Reserved                                                           |
| 6   | KEY_OK   | R   | 1       | This bit is 1 represents that the serial key is entered correctly. |
| 5-0 | Reserved | -   | -       | Reserved                                                           |

#### 6.9.3 Serial Key Data Register 2 — Index F3h (Offset 03h)

| Bit | Name           | R/W | Default | Description                                                                 |
|-----|----------------|-----|---------|-----------------------------------------------------------------------------|
|     |                |     |         | Write serial data to this register correctly, the KEY_OK bit will be set to |
|     |                |     |         | 1. Hence, users are able to write key protected registers. The              |
| 7-0 | '-0 KEY_DATA R | R/W | F3h     | sequence to enable KEY_OK is 0x32, 0x5D, 0x42, 0xAC. When                   |
|     |                |     |         | KEY_OK is set, write this register 0x35 will clear KEY_OK.                  |

#### 6.9.4 Reserved — Index F4h (Offset 04h)

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-0 | Reserved | -   | -       | Reserved    |

#### 6.9.5 Watchdog Timer Configuration Register 1— Index F5h (Offset 05h)

| Bit | Name        | R/W | Default | Description                                                       |
|-----|-------------|-----|---------|-------------------------------------------------------------------|
|     |             |     |         | Select the WDT clock source.                                      |
|     |             |     |         | 0: The clock source is from CLKIN. (powered by VDD and is         |
| 7   | WDT_CLK_SEL | R   | 0       | accurate)\                                                        |
|     |             |     |         | 1: The clock source is from internal 500KHz (powered by VSB3V and |
|     |             |     |         | 20% tolerance).                                                   |





| 6   | WDTMOUT_STS | R/W | 0 | If watchdog timeout event occurs, this bit will be set to 1. Write a 1 to this bit will clear it to 0.                |
|-----|-------------|-----|---|-----------------------------------------------------------------------------------------------------------------------|
| 5   | WD_EN       | R/W | - | This bit is decided by RTS1# power-on trapping.<br>If this bit is set to 1, the counting of watchdog time is enabled. |
| 4   | WD_PULSE    | R/W | 0 | Select output mode (0: level, 1: pulse) of RSTOUT# by setting this bit.                                               |
| 3   | WD_UNIT     | R/W | 0 | Select time unit (0: 1sec, 1: 60 sec) of watchdog timer by setting this bit.                                          |
| 2   | WD_HACTIVE  | R/W | 0 | Select output polarity of RSTOUT# (1: high active, 0: low active) by setting this bit.                                |
| 1:0 | WD_PSWIDTH  | R/W | 0 | Select output pulse width of RSTOUT#0: 750 us1: 18 ms2: 93 ms3: 3.75 sec                                              |

#### 6.9.6 Watchdog Timer Configuration Register 2 — Index F6h (Offset 06h)

| Bit | Name    | R/W | Default | Description            |
|-----|---------|-----|---------|------------------------|
| 7:0 | WD_TIME | R/W | 0A      | Time of watchdog timer |

#### 6.9.7 WDT PME Register — Index F7h (Offset 07h)

| Bit | Name       | R/W | Default | Description                                                                   |
|-----|------------|-----|---------|-------------------------------------------------------------------------------|
| 7   | WDT_PME    | R   | 0       | WDT PME real time status.                                                     |
| 6   |            |     |         | 0: Disable WDT PME.                                                           |
| 6   | WDT_PME_EN | R/W | 0       | 1: Enable WDT PME.                                                            |
|     |            |     |         | 0: No WDT PME occurred.                                                       |
| 6   | WDT_PME_ST | R/W | 0       | 1: WDT PME occurred.                                                          |
|     |            |     |         | The WDT PME is occurred one unit before WDT timeout.                          |
| 4-1 | Reserved   | R   | 0       | Reserved                                                                      |
|     |            |     |         | This bit will be set at SLOTOCC# rising edge. Internal 1us de-bounce          |
| 0   | CPU_CHANGE | R/W | -       | circuit is implemented. Write "1" to this bit will clear the status.(This bit |
|     |            | С   |         | is powered by VBAT.)                                                          |





۰.

### 6.10 PME, ACPI, and EUP Power Saving Registers (CR0A)

#### 6.10.1 Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description                       |
|-----|----------|-----|---------|-----------------------------------|
| 7-1 | Reserved | -   | -       | Reserved                          |
| 0   | PME_EN   | R/W | 0       | 0: disable PME.<br>1: enable PME. |

#### 6.10.2 EUP Enable Register — Index E0h

| Bit | Name          | R/W | Default | Description                                                 |
|-----|---------------|-----|---------|-------------------------------------------------------------|
| 7   | Eup en        | R/W | 0       | 0 : disable EUP function                                    |
| 1   | Eup_en        |     | 0       | 1: enable EUP function                                      |
| 6-2 | Reserved      | -   | -       | Reserved                                                    |
|     |               |     |         | RING1 PME event enable.                                     |
| 1   | RING_PME_EN   | R/W | 0       | 0: disable RING1 PME event.                                 |
|     |               |     |         | 1: enable RING1 PME event, when RING1 falling edge detect   |
|     |               |     |         | RING1 PSOUT event enable.                                   |
| 0   | RING_PSOUT_EN | R/W | 0       | 0: disable RING1 PSOUT event.                               |
|     |               |     |         | 1: enable RING1 PSOUT event, when RING1 falling edge detect |

#### 6.10.3 EUP control register — Index E1h

| Bit | Name          | R/W | Default | Description                                                                                                                                                                        |
|-----|---------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Boot_Mode     | R/W | 11      | Write these two bits to select Boot Mode for Always Off/ Always On/ Keep Last<br>State.<br>00:Always Off<br>11:Support Always On and Keep Last State<br>10:Reserved<br>01:Reserved |
| 5   | S3_CTRL_1_DIS | R/W | 0       | If clear to "0" CTRL_1 will output Low when S3 state. Else If set to "1" CTRL_1 will output High when S3 state.                                                                    |
| 4   | S3_CTRL_0_DIS | R/W | 0       | If clear to "0" CTRL_0 will output Low when S3 state. Else If set to "1" CTRL_0 will output High when S3 state.                                                                    |
| 3   | S5_CTRL_1_DIS | R/W | 1       | If clear to "0" CTRL_1 will output Low when S5 state. Else If set to "1" CTRL_1 will output High when S5 state.                                                                    |
| 2   | S5_CTRL_0_DIS | R/W |         | If clear to "0" CTRL_0 will output Low when S5 state. Else If set to "1" CTRL_0 will output High when S5 state.                                                                    |
| 1   | AC_CTRL_1_DIS | R/W | 0       | If clear to "0" CTRL_1 will output Low when after AC lost. Else If set to "1" CTRL_1 will output High when after AC lost.                                                          |
| 0   | AC_CTRL_0_DIS | R/W | 0       | If clear to "0" CTRL_0 will output Low when after AC lost. Else If set to "1" CTRL_0 will output High when after AC lost.                                                          |

6.10.4 EUP control register — Index E2h

| Bit | Name    | R/W | Default | Description                                                        |
|-----|---------|-----|---------|--------------------------------------------------------------------|
| 7   | AC_LOST | R   | -       | This bit is AC lost status and writes 1 to this bit will clear it. |





| 6 | Reserved            | R/W | 0    | Reserved                                                                                                                                                                                            |
|---|---------------------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5 | VSB_CTRL_EN[1]      | R/W | 1'b0 | 0: Disable EUP CTRL_1 assert RSMRST low<br>1: Enable EUP CTRL_1 assert RSMRST low                                                                                                                   |
| 4 | VSB_CTRL_EN[0]      | R/W | 1'b0 | 0: Disable EUP CTRL_0 assert RSMRST low<br>1: Enable EUP CTRL_0 assert RSMRST low                                                                                                                   |
| 3 | S5_DET_S5#          | R/W | 1    | Device into S5 state will check S5# signal and VCC_IN pin status, but when user clear this bit to 0. Device into S5 state will not check S5# become low.                                            |
| 2 | S5_DET_VCC          | R/W | 1    | Device into S5 state will check S5# signal and VCC_IN pin status, but when<br>user clear this bit to 0. Device into S5 state will not check VCC_IN become low.                                      |
| 1 | RSMRST_DET_5V_<br>N | R/W | 0    | Device detects VSB5V power ok (4.4V) and VSB3V_IN become high, and after<br>~50ms de-bounce time RSMRST will become high. But when user set this bit<br>to 1. RSMRST will not check VSB5V power ok. |
| 0 | Reserved            | R   | -    | Reserved                                                                                                                                                                                            |

#### 6.10.5 EUP PSIN deb-register — Index E3h

| Bit | Name        | R/W | Default | Description                                       |
|-----|-------------|-----|---------|---------------------------------------------------|
| 7-0 | PS_DEB_TIME | R/W | 0x13    | PS_IN pin input de-bounce time default is ~15mSec |

#### 6.10.6 EUP RSMRST deb-register — Index E4h

| Bit | Name                | R/W | Default | Description                                       |
|-----|---------------------|-----|---------|---------------------------------------------------|
| 7-0 | RSMRST_DEB_TIM<br>E | R/W | 0x09    | RSMRST internal de-bounce time default is ~10mSec |

#### 6.10.7 EUP PSOUT deb-register — Index E5h

| Bit | Name           | R/W | Default | Description                                                 |
|-----|----------------|-----|---------|-------------------------------------------------------------|
| 7-0 | PS_OUT_PULSE_W | R/W | 0xC7    | PS_OUT_OUT output Pulse width default is ~150mSec low pulse |

#### 6.10.8 EUP PSON deb-register — Index E6h

| Bit | Name           | R/W | Default | Description                                        |
|-----|----------------|-----|---------|----------------------------------------------------|
| 7-0 | PS_ON_DEB_TIME | R/W | 0x09    | PSON_IN pin input de-bounce time default is 10mSec |

#### 6.10.9 EUP S5 deb-register — Index E7h

| Bit | Name        | R/W | Default | Description                                                                    |
|-----|-------------|-----|---------|--------------------------------------------------------------------------------|
| 7-0 | S5_DEB_TIME | R/W | 0x63    | S5# pin input de-bounce time default is ~5Sec. The unit of this byte is ~50ms. |

#### 6.10.10 Wakeup Enable register — Index E8h

| Bit | Name           | R/W | Default | Description                                              |
|-----|----------------|-----|---------|----------------------------------------------------------|
| 7   | RI2_WAKEUP_EN  | R/W | 0       | Set this bit to enable RI2# event to wakeup system.      |
| 6   | Reserved       | R/W | -       | Reserved                                                 |
| 5   | RI1_WAKEUP_EN  | R/W | 0       | Set this bit to enable RI1# event to wakeup system.      |
| 4   | RING_WAKEUP_EN | R/W | 1       | Set this bit to enable EVENT_IN# event to wakeup system. |





| 3 | GP_WAKEUP_EN    | R/W | 0 | Set this bit to enable GPIO event to wakeup system.     |
|---|-----------------|-----|---|---------------------------------------------------------|
| 2 | TMOUT_WAKEUP_EN | R/W | 0 | Set this bit to enable Timeout event to wakeup system.  |
| 1 | MO_WAKEUP_EN    | R/W | 0 | Set this bit to enable Mouse event to wakeup system.    |
| 0 | KB_WAKEUP_EN    | R/W | 0 | Set this bit to enable Keyboard event to wakeup system. |

### 6.10.11 EuP WDT Control register — Index EDh

| Bit | Name        | R/W | Default | Description                                                                 |
|-----|-------------|-----|---------|-----------------------------------------------------------------------------|
| 7-5 | Reserved    | R   | -       | Reserved                                                                    |
| 4   | EUP_WDTMOUT | R   | -       | EuP WDT timeout status.                                                     |
| 3-2 | Reserved    | R   | -       | Reserved                                                                    |
| 1   | WD_UNIT     | R/W |         | EuP WDT unit. It is the time unit of EUP_WD_TIME.<br>0: 1sec.<br>1: 60 sec. |
| 0   | WD_EN       | R/W | 0       | Set "1" to enable EuP WDT. Auto clear if timeout occurs.                    |

#### 6.10.12 EuP WDT Timer — Index EEh

| Bit | Name        | R/W | Default | Description                 |
|-----|-------------|-----|---------|-----------------------------|
| 7-1 | Reserved    | -   | -       | Reserved                    |
| 0   | EUP_WD_TIME | R/W | 0       | Time of EUP watchdog timer. |

#### 6.10.13 PME Event Enable Register 1— Index F0h

| Bit | Name       | R/W | Default | Description                                                                                                           |
|-----|------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------|
| 7   | WDT_PME_EN | R/W | 0       | WDT PME event enable.<br>0: disable WDT PME event.<br>1: enable WDT PME event.                                        |
| 6   | MO_PME_EN  | R/W | 0       | Mouse PME event enable.<br>0: disable mouse PME event.<br>1: enable mouse PME event.                                  |
| 5   | KB_PME_EN  | R/W | 0       | Keyboard PME event enable.<br>0: disable keyboard PME event.<br>1: enable keyboard PME event.                         |
| 4   | HM_PME_EN  | R/W | 0       | Hardware monitor PME event enable.<br>0: disable hardware monitor PME event.<br>1: enable hardware monitor PME event. |
| 3   | PRT_PME_EN | R/W | 0       | Parallel port PME event enable.<br>0: disable parallel port PME event.<br>1: enable parallel port PME event.          |
| 2   | UR2_PME_EN | R/W | 0       | UART 2 PME event enable.<br>0: disable UART 2 PME event.<br>1: enable UART 2 PME event.                               |
| 1   | UR1_PME_EN | R/W | 0       | UART 1 PME event enable.<br>0: disable UART 1 PME event.<br>1: enable UART 1 PME event.                               |





| 0 | FDC_PME_EN | R/W |  | FDC PME event enable.<br>0: disable FDC PME event.<br>1: enable FDC PME event. |  |
|---|------------|-----|--|--------------------------------------------------------------------------------|--|
|---|------------|-----|--|--------------------------------------------------------------------------------|--|

#### 6.10.14 PME Event Status Register — Index F1h

| Bit | Name       | R/W | Default | Description                                                                                                                                                                       |
|-----|------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | WDT_PME_ST | R/W |         | WDT PME event status.<br>0: WDT has no PME event.<br>1: WDT has a PME event to assert. Write 1 to clear to be ready for<br>next PME event.                                        |
| 6   | MO_PME_ST  | R/W | -       | Mouse PME event status.<br>0: Mouse has no PME event.<br>1: Mouse has a PME event to assert. Write 1 to clear to be ready for<br>next PME event.                                  |
| 5   | KB_PME_ST  | R/W | -       | Keyboard PME event status.<br>0: Keyboard has no PME event.<br>1: Keyboard has a PME event to assert. Write 1 to clear to be ready<br>for next PME event.                         |
| 4   | HM_PME_ST  | R/W | -       | Hardware monitor PME event status.<br>0: Hardware monitor has no PME event.<br>1: Hardware monitor has a PME event to assert. Write 1 to clear to be<br>ready for next PME event. |
| 3   | PRT_PME_ST | R/W | -       | Parallel port PME event status.<br>0: Parallel port has no PME event.<br>1: Parallel port has a PME event to assert. Write 1 to clear to be ready<br>for next PME event.          |
| 2   | UR2_PME_ST | R/W | -       | UART 2 PME event status.<br>0: UART 2 has no PME event.<br>1: UART 2 has a PME event to assert. Write 1 to clear to be ready for next PME event.                                  |
| 1   | UR1_PME_ST | R/W | -       | UART 1 PME event status.<br>0: UART 1 has no PME event.<br>1: UART 1 has a PME event to assert. Write 1 to clear to be ready for next PME event.                                  |
| 0   | FDC_PME_ST | R/W | -       | FDC PME event status.<br>0: FDC has no PME event.<br>1: FDC has a PME event to assert. Write 1 to clear to be ready for<br>next PME event.                                        |

#### 6.10.15 PME Event Enable Register 2 — Index F2h

| Bit | Name       | R/W | Default | Description                                                                       |
|-----|------------|-----|---------|-----------------------------------------------------------------------------------|
| 7-3 | Reserved   | -   | -       | Reserved                                                                          |
| 2   | RI2_PME_EN | R/W |         | RI2# PME event enable.<br>0: disable RI2# PME event.<br>1: enable RI2# PME event. |





| 1 | RI1_PME_EN | R/W | RI1# PME event enable.<br>0: disable RI1# PME event.<br>1: enable RI1# PME event. |
|---|------------|-----|-----------------------------------------------------------------------------------|
| 0 | GP_PME_EN  | R/W | GPIO PME event enable.<br>0: disable GPIO PME event.<br>1: enable GPIO PME event. |

#### 6.10.16 PME Event Status Register — Index F3h

| Bit | Name       | R/W | Default                                                                                                                                   | Description                                                                                                                                   |
|-----|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved   | -   | -                                                                                                                                         | Reserved                                                                                                                                      |
| 3   | EUP_PME_ST | R/W | -                                                                                                                                         | EUP PME event status.<br>0: EUP has no PME event.<br>1: EUP has a PME event to assert. Write 1 to clear to be ready for next PME event.       |
| 2   | RI2_PME_ST | R/W | RI2# PME event status.<br>0: RI2# has no PME event.<br>1: RI2# has a PME event to assert. Write 1 to clear to be ready<br>next PME event. |                                                                                                                                               |
| 1   | RI1_PME_ST | R/W | -                                                                                                                                         | RI1# PME event status.<br>0: RI1# has no PME event.<br>1: RI1# has a PME event to assert. Write 1 to clear to be ready for<br>next PME event. |
| 0   | GP_PME_ST  | R/W | -                                                                                                                                         | GPIO PME event status.<br>0: GPIO has no PME event.<br>1: GPIO has a PME event to assert. Write 1 to clear to be ready for<br>next PME event. |

#### 6.10.17 Keep Last State Select Register — Index F4h

| Bit | Name         | R/W | Default | Description                                                                                                                                                   |
|-----|--------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved     | -   | 0       | Reserved                                                                                                                                                      |
| 6-5 | Reserved     | -   | 0       | Reserved                                                                                                                                                      |
| 4   | EN_KBWAKEUP  | R/W | 0       | Set one to enable keyboard wakeup event asserted via PWSOUT#.                                                                                                 |
| 3   | EN_MOWAKEUP  | R/W | 0       | Set one to enable mouse wakeup event asserted via PWSOUT#.                                                                                                    |
| 2-1 | PWRCTRL      | R/W | 11      | The ACPI Control the PSON_N to always on or always off or keep last<br>state<br>00 : Keep last state<br>10 : Always on<br>01 : Bypass mode.<br>11: Always off |
| 0   | VSB_PWR_LOSS | R/W | 0       | When VSB 3V comes, it will set to 1, and write 1 to clear it                                                                                                  |

#### 6.10.18 VDDOK Delay Register — Index F5h

| Bit Name RW Delaut Description | Bit | Name |  | ault | Description |
|--------------------------------|-----|------|--|------|-------------|
|--------------------------------|-----|------|--|------|-------------|





| 7-6 | PWROK_DELAY  | R/W | 0  | The additional PWROK delay. The unit is 75 ms.<br>00: no delay<br>01: 1X<br>10: 2X<br>11: 4X                               |
|-----|--------------|-----|----|----------------------------------------------------------------------------------------------------------------------------|
| 5   | RSTCON_EN    | R/W | 0  | 0: RSTCON# will assert via PWROK.<br>1: RSTCON# will assert via PCIRST4# and PCIRST5#.                                     |
| 4-3 | VDD_DELAY    | R/W | 11 | The PWROK delay timing from VDD3VOK by followed setting. The<br>unit is 75 ms.<br>00 : 1X<br>01 : 2X<br>10 : 3X<br>11 : 4X |
| 2   | VINDB_EN     | R/W | 1  | Enable the PCIRSTIN_N and ATXPWGD de-bounce.                                                                               |
| 1   | PCIRST_DB_EN | R/W | 0  | Enable the LRESET_N de-bounce.                                                                                             |
| 0   | Reserved     | R/W | 0  | Reserved                                                                                                                   |

#### 6.10.19 PCIRST Control Register — Index F6h

| Bit | Name         | R/W | Default | Description                                                                                                                                                   |
|-----|--------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | S3_SEL       | R/W | 0       | Select the KBC S3 state.<br>0: Enter S3 state when internal VDD3VOK signal de-asserted.<br>1: Enter S3 state when S3# is low or the TS3 register is set to 1. |
| 6   | PSON_DEL_EN  | R/W | 0       | 0: PSON# is the inverted of S3# signal.<br>1: PSON# will sink low only if the time after the last turn-off elapse at<br>least 4 seconds.                      |
| 5   | Reserved     | -   | -       | Reserved                                                                                                                                                      |
| 4   | PCIRST5_GATE | R/W | 1       | Write "0" to this bit will force PCIRST5# to sink low.                                                                                                        |
| 3   | PCIRST4_GATE | R/W | 1       | Write "0" to this bit will force PCIRST4# to sink low.                                                                                                        |
| 2   | PCIRST3_GATE | R/W | 1       | Write "0" to this bit will force PCIRST3# to sink low.                                                                                                        |
| 1   | PCIRST2_GATE | R/W | 1       | Write "0" to this bit will force PCIRST2# to sink low.                                                                                                        |
| 0   | PCIRST1_GATE | R/W | 1       | Write "0" to this bit will force PCIRST1# to sink low.                                                                                                        |

#### 6.10.20 Power Sequence Control Register — Index F7h

| Bit | Name         | R/W | Default | Description                                                                             |
|-----|--------------|-----|---------|-----------------------------------------------------------------------------------------|
| 7   | VDIMM_S3_ON  | R/W | 1       | 0: TIMING_1 will low during S3 state.<br>1: TIMING_1 will be tri-state during S3 state. |
| 6   | VDDA_S3_ON   | R/W | 0       | 0: TIMING_2 will low during S3 state.<br>1: TIMING_2 will be tri-state during S3 state. |
| 5   | VCORE_S3_ON  | R/W | 0       | 0: TIMING_3 will low during S3 state.<br>1: TIMING_3 will be tri-state during S3 state. |
| 4   | VLDT_S3_ON   | R/W | 0       | 0: TIMING_4 will low during S3 state.<br>1: TIMING_4 will be tri-state during S3 state. |
| 3   | WDT_PWROK_EN | R/W | 0       | Set "1" to enable WDTRST# assert from PWROK pin.                                        |



2

1

ATXPG\_SW\_TRI

PWR\_ST2\_TRI



|                                            | F71869E |
|--------------------------------------------|---------|
| 0: ATXPGSW# will sink low in S5 state.     |         |
| 1: ATXPGSW# will be tri-state in S5 state. |         |
| 0: ST2 will sink low in S5 state.          |         |

| 0 | Reserved | R/W | 0 | Reserved |
|---|----------|-----|---|----------|
|   |          |     |   |          |

1

1

#### 6.10.21 LED VCC Mode Select Register — Index F8h

R/W

R/W

| Bit | Name                | R/W | Default                            | Description                                                                                               |  |
|-----|---------------------|-----|------------------------------------|-----------------------------------------------------------------------------------------------------------|--|
| 7   | LED_INVERT          | R/W | 0                                  | 0: Default Invert signal<br>1: Invert disable                                                             |  |
| 6   | Reserved            | -   | -                                  | - Reserved                                                                                                |  |
| 5-4 | LED_VCC_<br>S5_MODE | R/W | 10: 0.5Hz clock.<br>11: 1Hz clock. |                                                                                                           |  |
| 3-2 | LED_VCC_<br>S3_MODE | R/W | 0                                  | Select LED_VCC mode in S3 state.<br>00: Sink low.<br>01: Tri-state.<br>10: 0.5Hz clock.<br>11: 1Hz clock. |  |
| 1-0 | LED_VCC_<br>S0_MODE | R/W | 0                                  | Select LED_VCC mode in S0 state.<br>00: Sink low.<br>01: Tri-state.<br>10: 0.5Hz clock.<br>11: 1Hz clock. |  |

1: ST2 will be tri-state in S5 state.

#### 6.10.22 LED VSB Mode Select Register — Index F9h

| Bit | Name                | R/W | Default                                                                                                     | Description                                                                                               |
|-----|---------------------|-----|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved            | -   | -                                                                                                           | Reserved                                                                                                  |
| 5-4 | LED_VSB_<br>S5_MODE | R/W |                                                                                                             | Select LED_VSB mode in S5 state.<br>00: Sink low.<br>01: Tri-state.<br>10: 0.5Hz clock.<br>11: 1Hz clock. |
| 3-2 | LED_VSB_<br>S3_MODE | R/W | Select LED_VSB mode in S3 state.<br>00: Sink low.<br>0 01: Tri-state.<br>10: 0.5Hz clock.<br>11: 1Hz clock. |                                                                                                           |
| 1-0 | LED_VSB_<br>S0_MODE | R/W |                                                                                                             | Select LED_VSB mode in S0 state.<br>00: Sink low.<br>01: Tri-state.<br>10: 0.5Hz clock.<br>11: 1Hz clock. |





| Bit | Name      | R/W | Default | Description                                                                       |
|-----|-----------|-----|---------|-----------------------------------------------------------------------------------|
| 7-2 | Reserved  | -   | -       | Reserved                                                                          |
| 1-0 | RI_DB_SEL | R/W |         | Select RI de-bounce time.<br>00: reserved.<br>01: 200us.<br>10: 2ms.<br>11: 20ms. |

#### 6.10.23 RI De-bounce Select Register — Index FEh





# 7. Electrical Characteristic

### 7.1 Absolute Maximum Ratings

| PARAMETER             | RATING          | UNIT |
|-----------------------|-----------------|------|
| Power Supply Voltage  | -0.5 to 5.5     | V    |
| Input Voltage         | -0.5 to VDD+0.5 | V    |
| Operating Temperature | 0 to +70        | ° C  |
| Storage Temperature   | -55 to 150      | ° C  |

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and

reliability of the device

### 7.2 DC Characteristics

(Ta = 0° C to 70° C, VCC = 3.3V  $\pm$  10%, VSS = 0V)

| PARAMETER                                     | SYM.       | MIN.      | TYP.       | MAX.     | UNIT    | CONDITIONS                         |
|-----------------------------------------------|------------|-----------|------------|----------|---------|------------------------------------|
| Operating Voltage                             | VDD        | 3.0       | 3.3        | 3.6      | V       |                                    |
| Battery Voltage                               | VBAT       | 2.4       | 3.3        | 3.6      | V       |                                    |
| Operating Current                             | ICC        |           | 10         |          | mA      | VCC=3.3V VBAT=3.3V                 |
| Idle State Current                            | ISTY       |           | 5          |          | uA      | VCC=3.3V VBAT=3.3V                 |
| Battery Current                               | IBAT       |           | 4          |          | uA      | VCC=3.3V VBAT=3.3V                 |
| I/OD <sub>12st5v</sub> - TTL level and schm   | itt trigge | r bi-dire | ctional p  | in with  | 12 mA s | ource-sink capability 5V tolerance |
| Input Low Voltage                             | VIL        |           |            | 0.8      | V       |                                    |
| Input High Voltage                            | VIH        | 2.0       |            |          | V       |                                    |
| Hysteresis                                    |            |           | 0.5        |          | V       |                                    |
| Output Low Current                            | IOL        |           | +12        |          | mA      | VOL = 0.4V                         |
| Input High Leakage                            | ILIH       | -1        |            | +1       | μA      |                                    |
| Input Low Leakage                             | ILIL       | -1        |            | +1       | μA      |                                    |
| I/O <sub>12</sub> – Output pin with12mA so    | ource-sin  | ik capat  | oility ,5V | tolerand | се      |                                    |
| Input Low Voltage                             | VIL        |           |            | 0.8      | V       | VDD = 3.3 V                        |
| Input High Voltage                            | VIH        | 2.0       |            |          | V       | VDD = 3.3 V                        |
| Hysteresis                                    |            |           | 0.5        |          | V       |                                    |
| Output High Current                           | IOH        |           | 12         |          | mA      | VOH = 2.0 V                        |
| Input High Leakage                            | ILIH       | -1        |            | +1       | μA      |                                    |
| Input Low Leakage                             | ILIL       | -1        |            | +1       | μA      |                                    |
| IN <sub>ts_5v</sub> – TTL level input pin and | d schmitt  | trigger   | 5V tolei   | rance    |         |                                    |
| Input Low Voltage                             | VIL        |           |            | 0.8      | V       |                                    |
| Input High Voltage                            | VIH        | 2.0       |            |          | V       |                                    |
| Hysteresis                                    |            |           | 0.5        |          | V       |                                    |
| Input High Leakage                            | ILIH       |           |            | +1       | μA      |                                    |
| Input Low Leakage                             | ILIL       | -1        |            |          | μA      |                                    |





# 8. Ordering Information

| Part Number | Package Type             | Production Flow          |
|-------------|--------------------------|--------------------------|
| F71869ED    | 128-LQFP (Green Package) | Commercial, 0°C to +70°C |

# 9. Package Dimensions (128-LQFP)



Figure 19 128 Pin LQFP Package Diagram





Feature Integration Technology Inc.

Headquarters 3F-7, No 36, Tai Yuan St., Chupei City, Hsinchu, Taiwan 302, R.O.C. TEL : 886-3-5600168 FAX : 886-3-5600166 www: http://www.fintek.com.tw Taipei Office Bldg. K4, 7F, No.700, Chung Cheng Rd., Chungho City, Taipei, Taiwan 235, R.O.C. TEL : 866-2-8227-8027 FAX : 866-2-8227-8037

Please note that all datasheet and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this datasheet belong to their respective owner







Feature Integration Technology Inc.







Feature Integration Technology Inc.

•





| Title |                                    |  |  |     |
|-------|------------------------------------|--|--|-----|
|       | Feature Integration Technology Inc |  |  |     |
| Size  | Document Number                    |  |  | Rev |
| в     | Hardware Monitor                   |  |  | 0.1 |



Feature Integration Technology Inc.

12V 9



FAN CONTROL FOR PWM OR DC

| FANCTL1<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>REAL<br>RE |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| FANCTL2<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$<br>$R^{4}$                                                                                                                                                                                                                                         |  |
| FANCTL3<br>FANCTL3<br>FANCTL3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

| Title     | Feature Integration Technology Inc.        |
|-----------|--------------------------------------------|
| Size<br>B | Document Number Rev<br>FAN Control 0.1     |
| Date:     | Wednesday, September 30, 2009 Sheet 4 of 7 |



#### Feature Integration Technology Inc.



| Title | Feature Integration Technology Inc. |     |
|-------|-------------------------------------|-----|
| Size  | Document Number                     | Rev |
|       |                                     |     |

۰.





