# F71869 Super I/O + Hardware Monitor

Release Date: Jul, 2009 Version: V1.1



# F71869 Datasheet Revision History

| Version   | Date          | Page | Revision History                    |
|-----------|---------------|------|-------------------------------------|
| V1.0      | Jun, 2009     |      | Official released                   |
| V1.1      | Jul, 2009     | 16   | Revise ST2 pin description          |
|           | Q7            |      |                                     |
|           |               | X    |                                     |
| $\langle$ |               | C    |                                     |
|           | $O_{\lambda}$ |      |                                     |
|           |               |      |                                     |
|           |               |      |                                     |
|           |               |      | X XJJ                               |
|           |               |      |                                     |
|           |               |      |                                     |
|           |               |      | $()_{\mathbf{Z}} \neq / \mathbf{Z}$ |
|           |               |      | $\langle O \rangle$                 |
|           |               |      |                                     |

Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Fintek for any damages resulting from such improper use or sales.





۰.

# F71869

# Table of Contents

| 1.   | GE  | NERAL DESCRIPTION                 | 4       |
|------|-----|-----------------------------------|---------|
| 2.   | FE/ | ATURE                             | 4       |
|      |     |                                   |         |
| 3.   |     |                                   |         |
| 4.   | PIN | I DESCRIPTION                     | 8       |
| 4    | .1  | Power Pins                        | 8       |
| 4    | .2  |                                   | 9       |
| 4    | .3  | FDC                               | 9       |
| 4    | .4  | UART AND SIR                      | 10      |
| 4    | .5  | PARALLEL PORT                     | 12      |
| 4    | .6  | HARDWARE MONITOR                  |         |
| 4    | .7  | ACPI FUNCTION PINS                |         |
| 4    | .8  | BIT SELECT AND OTHERS             |         |
| 4    | .9  | KBC FUNCTION                      | 17      |
| 5. I | -UN | CTIONAL DESCRIPTION               |         |
| 5    | .1  | Power Trap Operation              | 18      |
| 5    | .2  | HARDWARE MONITOR                  | 18      |
| 5    | .3  | ACPI FUNCTION                     | 28      |
| 5    | .4  | TIMING CONTROL SEQUENCE           | 29      |
| 5    | .5  | ST1, ST2 AND ATX_PWRGDSW TIMING   | 30      |
| 5    | .6  | AMD TSI AND INTEL PECI FUNCTION   |         |
| 5.   | RE  | GISTER DESCRIPTION                | 34      |
| 6    | .1  | GLOBAL CONTROL REGISTERS          | »<br>38 |
| 6    | .2  | FDC REGISTERS (CR00)              | 45      |
| 6    | .3  | UART1 REGISTERS (CR01)            |         |
| 6    | .4  | UART2 REGISTERS (CR02)            | 48      |
| 6    | .5  | PARALLEL PORT REGISTER (CR03)     | 50      |
| 6    | .6  | HARDWARE MONITOR REGISTERS (CR04) | 51      |
| 6    | .7  | KBC REGISTERS (CR05)              | 84      |
| 6    | .8  | GPIO REGISTERS (CR06)             | 85      |
| 6    | .9  | BIT SELECT REGISTERS (CR07)       | 99      |
| 6    | .10 | PME AND ACPI REGISTERS (CR0A)     | 101     |





| 7. ELECTRICAL CHARACTERISTIC     | 107 |
|----------------------------------|-----|
| 8. ORDERING INFORMATION          | 108 |
| 9. PACKAGE DIMENSIONS (128-PQFP) |     |
| 10. APPLICATION CIRCUIT          | 110 |





# **1. General Description**

The F71869 which is the featured IO chip for PC system is equipped with one IEEE 1284 Parallel Port, two UART Ports, Hardware Keyboard Controller, SIR and one FDC. The F71869 integrates with hardware monitor, 9 sets of voltage sensor, 3 sets of creative auto-controlling fans and 3 temperature sensor pins for the accurate dual current type temperature measurement for CPU thermal diode or external transistors 2N3906. Others, the F71869 supports newest AMD TSI and Intel PECI interfaces and INTEL Ibex PEAK SMBus for temperature sensing and provides the power sequence controller function for AMD platform

The F71869 provides flexible features for multi-directional application. For instance, supports 3-in/out pins North Bridge Bit select controlling with offset implement., provides 45 GPIO pins (multi-pin), IRQ sharing function also designed in UART feature for particular usage and accurate current mode H/W monitor will be worth in measurement of temperature, provides 3 modes fan speed control mechanism included Manual Mode/Stage Auto Mode/Linear Auto Mode for users' selection.

These features as above description will help you more and improve product value. Finally, the F71869 is powered by 3.3V voltage, with the LPC interface in the green package of 128-PQFP.

# 2. Feature

#### General Functions

- ≻Comply with LPC Spec. 1.0
- Support DPM (Device Power Management), ACPI
- > Support AMD power sequence controller
- >3 In/Out Bit Select
- >Provides one FDC, two UARTs, Hardware KBC and Parallel Port
- ≻H/W monitor functions
- Support AMD TSI Interface, Intel PECI interface, Intel Block Read/Write SMBus Interface
- ≻45 GPIO Pins for flexible application
- >24/48 MHz clock input
- ≻Packaged in 128-PQFP and powered by 3.3VCC

#### FDC

Compatible with IBM PC AT disk drive systems





- >Variable write pre-compensation with track selectable capability
- Support vertical recording format
- ≻DMA enable logic
- ≻16-byte data FIFOs
- > Support floppy disk drives and tape drives
- > Detects all overrun and under run conditions
- >Built-in address mark detection circuit to simplify the read electronics
- Completely compatible with industry standard 82077
- >360K/720K/1.2M/1.44M/2.88M format; 250K, 300K, 500K, 1M, 2M bps data transfer rate

#### UART

- >Two high-speed 16C550 compatible UART with 16-byte FIFOs
- >Fully programmable serial-interface characteristics
- ► Baud rate up to 115.2K
- ≻Support IRQ sharing
- Support Ring-In Wakeup

#### Infrared

Support IrDA version 1.0 SIR protocol with maximum baud rate up to 115.2K bps

#### Parallel Port

- >One PS/2 compatible bi-directional parallel port
- Support Enhanced Parallel Port (EPP) Compatible with IEEE 1284 specification
- Support Extended Capabilities Port (ECP) Compatible with IEEE 1284 specification
- >Enhanced printer port back-drive current protection

#### Keyboard Controller

- >LPC interface support serial interrupt channel 1, 12.
- > Two 16bit Programmable Address fully decoder, default 0x60 and 0x64.
- Support two PS/2 interface, one for PS/2 mouse and the other for keyboard.
- >Keyboard's scan code support set1, set2.
- ≻ Programmable compatibility with the 8042.
- Support both interrupt and polling modes.
- > Fast Gate A20 and Hardware Keyboard Reset.

#### Hardware Monitor Functions



- >3 dual current type (±3°C) thermal inputs for CPU thermal diode and 2N3906 transistors
- ➤Temperature range -40°C~127°C
- >9 sets voltage monitoring (6 external and 3 internal powers)
- ≻High limit signal (PME#) for Vcore level
- ➤3 fan speed monitoring inputs
- >3 fan speed PWM/DC control outputs(support 3 wire and 4 wire fans)
- > Stage auto mode ( 2-Limit and 3-Stage)/Linear auto mode/Manual mode
- Issue PME# and OVT# hardware signals output
- Case intrusion detection circuit
- >WATCHDOG comparison of all monitored values
- Integrate AMD TSI Interface
- Integrate Intel PECI Interface
   PECI Spec. 1.1A Ready
- Support AMD Power Sequence Controller
- Intel Block Read/Write SMBus Interface
- Package
  - >128-pin PQFP Green Package



# 3. Pin Configuration







۰.

# 4. Pin Description

| I/O <sub>12t</sub><br>I/O <sub>16t-u47k</sub>      | <ul> <li>TTL level bi-directional pin with 12 mA source-sink cap ability.</li> <li>TTL level bi-directional pin with 16 mA source-sink cap ability. With internal 47k pull-up.</li> </ul>                                   |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/OOD <sub>12t5v</sub>                             | <ul> <li>TTL level bi-directional pin, can select to OD or OUT by register, with 12 mA source-sink capability.</li> </ul>                                                                                                   |
| I/OD <sub>16t5v</sub>                              | - TTL level bi-directional pin,Open-drain output with 16 mA source-sink capability, 5V tolerance.                                                                                                                           |
| OD <sub>16-5v-u10k</sub><br>I/OOD <sub>8st5v</sub> | <ul> <li>Open-drain output pin with 16 mA sink capability, pull-up 10k ohms, 5V tolerance.</li> <li>TTL level bi-directional pin and schmitt trigger, Open-drain output with 8 mA sink capability, 5V tolerance.</li> </ul> |
| I/OOD <sub>12st5v</sub>                            | - TTL level bi-directional pin and schmitt trigger, Open-drain output with 12 mA sink capability, 5V tolerance.                                                                                                             |
| I/OD <sub>14st5v</sub>                             | <ul> <li>TTL level bi-directional pin and schmitt trigger, Open-drain output with 14 mA sink<br/>capability, 5V tolerance.</li> </ul>                                                                                       |
| ILv/OD8-S1                                         | - Low level bi-directional pin (VIH $\rightarrow$ 0.9V, VIL $\rightarrow$ 0.6V.). Output with 8mA drive and 1mA sink capability.                                                                                            |
| I <sub>Lv</sub> /OD <sub>12</sub>                  | - Low level bi-directional pin (VIH $\rightarrow$ 0.9V, VIL $\rightarrow$ 0.6V.). Output with 12mA sink capability.                                                                                                         |
| O <sub>8t5v-u47k</sub>                             | <ul> <li>Open-drain pin with 8 mA source-sink capability, pull-up 47k ohms, 5V tolerance.</li> <li>Output pin with 8 mA source-sink capability.</li> </ul>                                                                  |
| O <sub>8</sub><br>O <sub>12</sub>                  | - Output pin with 12 mA source-sink capability.                                                                                                                                                                             |
| O <sub>12</sub><br>O <sub>16</sub>                 | - Output pin with 16 mA source-sink capability.                                                                                                                                                                             |
| AOUT                                               | - Output pin(Analog).                                                                                                                                                                                                       |
| OD <sub>12</sub>                                   | - Open-drain output pin with 12 mA sink capability.                                                                                                                                                                         |
| OD <sub>14-5v</sub>                                | <ul> <li>Open-drain output pin with 14 mA sink capability, 5V tolerance.</li> </ul>                                                                                                                                         |
| OD <sub>12-5v</sub>                                | <ul> <li>Push-pull/open-drain output pin with 12 mA sink capability, 5V tolerance.</li> </ul>                                                                                                                               |
| IN <sub>t5v</sub>                                  | - TTL level input pin,5V tolerance.                                                                                                                                                                                         |
| IN <sub>st-u47k</sub>                              | <ul> <li>TTL level input pin and schmitt trigger. With internal pull-up 47k resistor.</li> </ul>                                                                                                                            |
| IN <sub>st5v</sub>                                 | - TTL level input pin and schmitt trigger, 5V tolerance.                                                                                                                                                                    |
| AIN                                                | - Input pin(Analog).                                                                                                                                                                                                        |
| Р                                                  | - Power.                                                                                                                                                                                                                    |
|                                                    |                                                                                                                                                                                                                             |
| Power Pins                                         |                                                                                                                                                                                                                             |
|                                                    |                                                                                                                                                                                                                             |

#### 4.1 Power Pins

| 1               |          |      |                                          |
|-----------------|----------|------|------------------------------------------|
| Pin No.         | Pin Name | Туре | Description                              |
| 4,37            | VCC      | Р    | Power supply voltage input with 3.3V     |
| 68              | VSB      | Р    | Stand-by power supply voltage input 3.3V |
| 99              | VDDA     | Р    | Stand-by power supply voltage input 3.3V |
| 86              | VBAT     | Р    | Battery voltage input                    |
| 88              | AGND(D-) | Р    | Analog GND                               |
| 20, 48, 73, 117 | GND      | Р    | Digital GND                              |





#### 4.2 LPC Interface

| Pin No. | Pin Name | Туре                    | PWR | Description                                                                                                             |
|---------|----------|-------------------------|-----|-------------------------------------------------------------------------------------------------------------------------|
| 29      | LRESET#  | IN <sub>st5v</sub>      | VCC | Reset signal. It can connect to PCIRST# signal on the host.                                                             |
| 30      | LDRQ#    | O <sub>16</sub>         | VCC | Encoded DMA Request signal.                                                                                             |
| 31      | SERIRQ   | I/O <sub>16t-u47k</sub> | VCC | Serial IRQ input/Output.                                                                                                |
| 32      | LFRAM#   | IN <sub>st-u47k</sub>   | VCC | Indicates start of a new cycle or termination of a broken cycle.                                                        |
| 36-33   | LAD[3:0] | I/O <sub>16t-u47k</sub> | VCC | These signal lines communicate address, control, and data information over the LPC bus between a host and a peripheral. |
| 38      | PCICLK   | IN <sub>st</sub>        | VCC | 33MHz PCI clock input.                                                                                                  |
| 39      | CLKIN    | IN <sub>st</sub>        | VCC | System clock input. According to the input frequency 24/48MHz.                                                          |

#### 4.3 FDC

| 3 FDC   | 0        |                        |     |                                                                                                                                                                      |
|---------|----------|------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No. | Pin Name | Туре                   | PWR | Description                                                                                                                                                          |
|         | GPIO30   | I/OD <sub>14st5v</sub> |     | Default General Purpose IO.                                                                                                                                          |
| 7       | DENSEL#  | OD <sub>14-5v</sub>    | VCC | Drive Density Select.<br>Set to 1 - High data rate.(500Kbps, 1Mbps)<br>Set to 0 – Low data rate. (250Kbps, 300Kbps)<br>FDC function is selected by register setting. |
|         | GPIO31   | I/OD <sub>14st5v</sub> |     | Default General Purpose IO.                                                                                                                                          |
| 8       | MOA#     | OD <sub>14-5v</sub>    | vcc | Motor A On. When set to 0, this pin enables disk drive 0.<br>This is an open drain output.<br>FDC function is selected by register setting.                          |
|         | GPIO32   | I/OD <sub>14st5v</sub> |     | Default General Purpose IO.                                                                                                                                          |
| 9       | DRVA#    | OD <sub>14-5v</sub>    | VCC | Drive Select A. When set to 0, this pin enables disk drive A.<br>This is an open drain output.<br>FDC function is selected by register setting.                      |
|         | GPIO33   | I/OD <sub>14st5v</sub> |     | Default General Purpose IO.                                                                                                                                          |
| 10      | WDATA#   | OD <sub>14-5v</sub>    | VCC | Write data. This logic low open drain writes pre-compensation serial data to the selected FDD. An open drain output. FDC function is selected by register setting.   |
|         | GPIO34   | I/OD <sub>14st5v</sub> |     | Default General Purpose IO.                                                                                                                                          |
| 11      | DIR#     | OD <sub>14-5v</sub>    | VCC | Direction of the head step motor. An open drain output. Logic<br>1 = outward motion<br>Logic 0 = inward motion<br>FDC function is selected by register setting.      |
| 12      | GPIO35   | I/OD <sub>14st5v</sub> | VCC | Default General Purpose IO.                                                                                                                                          |







|    |         |                         |     | F71869                                                                                                                                                                                                   |
|----|---------|-------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | STEP#   | OD <sub>14-5v</sub>     |     | Step output pulses. This active low open drain output produces a pulse to move the head to another track. FDC function is selected by register setting.                                                  |
|    | GPIO36  | I/OD <sub>14st5v</sub>  |     | Default General Purpose IO.                                                                                                                                                                              |
| 13 | HDSEL#  | OD <sub>14-5v</sub>     | VCC | Head select. This open drain output determines which disk<br>drive head is active.<br>Logic 1 = side 0<br>Logic 0 = side 1<br>FDC function is selected by register setting.                              |
|    | GPIO37  | I/OD <sub>14st5v</sub>  |     | Default General Purpose IO.                                                                                                                                                                              |
| 14 | WGATE#  | OD <sub>14-5v</sub>     | VCC | Write enable. An open drain output.<br>FDC function is selected by register setting.                                                                                                                     |
|    | GPIO50  | I/OOD <sub>12st5v</sub> | VCC | Default General Purpose IO.                                                                                                                                                                              |
| 15 | RDATA#  | IN <sub>st5v</sub>      |     | The read data input signal from the FDD.<br>FDC function is selected by register setting.                                                                                                                |
|    | GPIO51  | I/OOD <sub>12st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                              |
| 16 | TRK0#   | IN <sub>st5v</sub>      | vcc | Track 0. This Schmitt-triggered input from the disk drive is active low when the head is positioned over the outermost track.<br>FDC function is selected by register setting.                           |
|    | GPIO52  | I/OOD <sub>12st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                              |
| 17 | INDEX#  | IN <sub>st5v</sub>      | vcc | This Schmitt-triggered input from the disk drive is active low<br>when the head is positioned over the beginning of a track<br>marked by an index hole.<br>FDC function is selected by register setting. |
|    | GPIO53  | I/OOD <sub>12st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                              |
| 18 | WPT#    | IN <sub>st5v</sub>      | VCC | Write protected. This active low Schmitt input from the disk drive indicates that the diskette is write-protected. FDC function is selected by register setting.                                         |
|    | GPIO54  | I/OOD <sub>12st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                              |
| 19 | DSKCHG# | IN <sub>st5v</sub>      | VCC | Diskette change. This signal is active low at power on and whenever the diskette is removed.<br>FDC function is selected by register setting.                                                            |

#### 4.4 UART and SIR

| Pin No. | Pin Name | Туре                   | PWR | Description                                                                |
|---------|----------|------------------------|-----|----------------------------------------------------------------------------|
|         | GPIO42   | I/OOD <sub>12t5v</sub> | VCC | Default General Purpose IO.                                                |
| 27      | IRTX     | O <sub>12</sub>        |     | Infrared Transmitter Output. The function is selected by register setting. |
| 28      | GPIO43   | I/OOD <sub>12t5v</sub> | VCC | Default General Purpose IO.                                                |
| 20      | IRRX     | IN <sub>st5v</sub>     | VCC | Infrared Receiver input. The function is selected by register              |





|     |             |                        |     | setting.                                                                                                                                                                                    |
|-----|-------------|------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 118 | DCD1#       | IN <sub>st5v</sub>     | VCC | Data Carrier Detect. An active low signal indicates the modem or data set has detected a data carrier.                                                                                      |
| 119 | RI1#        | IN <sub>st5v</sub>     | VSB | Ring Indicator. An active low signal indicates that a ring signal is being received from the modem or data set.                                                                             |
| 120 | CTS1#       | IN <sub>st5v</sub>     | VCC | Clear To Send is the modem control input.                                                                                                                                                   |
|     | DTR1#       | O <sub>8t5v-u47k</sub> |     | UART 1 Data Terminal Ready. An active low signal informs the modem or data set that controller is ready to communicate. Internal 47k ohms pulled high and disable after power on strapping. |
| 121 | FAN40_100   | IN <sub>t5v</sub>      | VCC | Power on strapping pin:<br>1(Default): (Internal pull high)<br>Power on fan speed default duty is 40%.(PWM)<br>0: (External pull down)<br>Power on fan speed default duty is 100%.(PWM)     |
| 122 | RTS1#       | O <sub>8t5y-u47k</sub> | VCC | UART 1 Request To Send. An active low signal informs the modem or data set that the controller is ready to send data. Internal 47k ohms pulled high and disable after power on strapping.   |
| 123 | DSR1#       | IN <sub>st5v</sub>     | VCC | Data Set Ready. An active low signal indicates the modem<br>or data set is ready to establish a communication link and<br>transfer data to the UART.                                        |
|     | SOUT1       | O <sub>8t5v-u47k</sub> |     | UART 1 Serial Output. Used to transmit serial data out to the communication link. Internal 47k ohms pulled high and disable after power on strapping.                                       |
| 124 | Config4E_2E | IN <sub>t5v</sub>      | VCC | Power on strapping:<br>1(Default): Configuration register 4E<br>0: Configuration register 2E                                                                                                |
| 125 | SIN1        | IN <sub>st5v</sub>     | VCC | Serial Input. Used to receive serial data through the communication link.                                                                                                                   |
|     | GPIO20      | I/OOD <sub>8st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                 |
| 126 | DCD2#       | IN <sub>st5v</sub>     | VCC | Data Carrier Detect. An active low signal indicates the modem or data set has detected a data carrier. The function is selected by register setting.                                        |
|     | GPIO21      | I/OOD <sub>8st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                 |
| 127 | RI2#        | IN <sub>st5v</sub>     | VSB | Ring Indicator. An active low signal indicates that a ring signal is being received from the modem or data set.<br>The function is selected by register setting.                            |
|     | GPIO22      | I/OOD <sub>8st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                 |
| 128 | CTS2#       | IN <sub>st5v</sub>     | VCC | Clear To Send is the modem control input.<br>The function is selected by register setting.                                                                                                  |
|     | GPIO23      | I/OOD <sub>8st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                 |
| 1   | DTR2#       | O <sub>8t5v-u47k</sub> | VCC | UART 2 Data Terminal Ready. An active low signal informs the modem or data set that controller is ready to communicate. Internal 47k ohms pulled high and disable after                     |





۰.

| 6 | SIN2   | IN <sub>st5v</sub>     | VCC | Serial Input. Used to receive serial data through the communication link. The function is selected by register setting.                                                                                                                  |
|---|--------|------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | GPIO27 | I/OOD <sub>8st5v</sub> | 7   | Default General Purpose IO.                                                                                                                                                                                                              |
| 5 | SOUT2  | O <sub>8t5v-u47k</sub> | VCC | UART 2 Serial Output. Used to transmit serial data out to the communication link. Internal 47k ohms pulled high and disable after power on strapping. The function is selected by register setting.                                      |
|   | GPIO26 | I/OOD <sub>8st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                                                              |
| 3 | DSR2#  | IN <sub>st5v</sub>     | VCC | Data Set Ready. An active low signal indicates the modem<br>or data set is ready to establish a communication link and<br>transfer data to the UART. The function is selected by register<br>setting.                                    |
|   | GPIO25 | I/OOD <sub>8st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                                                              |
| 2 | RTS2#  | O <sub>8t5v-u47k</sub> | VCC | .UART 2 Request To Send. An active low signal informs the modem or data set that the controller is ready to send data. Internal 47k ohms pulled high and disable after power on strapping. The function is selected by register setting. |
|   | GPIO24 | I/OOD <sub>8st5v</sub> |     | Default General Purpose IO.                                                                                                                                                                                                              |
|   |        |                        |     | power on strapping.<br>The function is selected by register setting.                                                                                                                                                                     |

#### 4.5 Parallel Port

| Pin No. | Pin Name | Туре                    | PWR | Description                                                                                                                                                                                                               |
|---------|----------|-------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 100     | SLCT     | IN <sub>st5v</sub>      | vcc | An active high input on this pin indicates that the printer is selected. Refer to the description of the parallel port for definition of this pin in ECP and EPP mode.                                                    |
| 101     | PE       | IN <sub>st5v</sub>      | VCC | An active high input on this pin indicates that the printer has<br>detected the end of the paper. Refer to the description of the<br>parallel port for the definition of this pin in ECP and EPP<br>mode.                 |
| 102     | BUSY     | IN <sub>st5v</sub>      | VCC | An active high input indicates that the printer is not ready to receive data. Refer to the description of the parallel port for definition of this pin in ECP and EPP mode.                                               |
| 103     | ACK#     | IN <sub>st5v</sub>      | VCC | An active low input on this pin indicates that the printer has<br>received data and is ready to accept more data. Refer to the<br>description of the parallel port for the definition of this pin in<br>ECP and EPP mode. |
| 104     | SLIN#    | I/OOD <sub>12st5v</sub> | VCC | Output line for detection of printer selection. Refer to the description of the parallel port for the definition of this pin in ECP and EPP mode.                                                                         |
| 105     | INIT#    | I/OOD <sub>12st5v</sub> | VCC | Output line for the printer initialization. Refer to the description of the parallel port for the definition of this pin in                                                                                               |





|                    |      |                         |     | ECP and EPP mode.                                                                                                                                                                                             |  |
|--------------------|------|-------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 106                | ERR# | IN <sub>st5v</sub>      | VCC | An active low input on this pin indicates that the printer has<br>encountered an error condition. Refer to the description of<br>the parallel port for the definition of this pin in ECP and EPP<br>mode.     |  |
| 107                | AFD# | I/OOD <sub>12st5v</sub> | VCC | An active low output from this pin causes the printer to auto<br>feed a line after a line is printed. Refer to the description of<br>the parallel port for the definition of this pin in ECP and EPP<br>mode. |  |
| 108                | STB# | I/OOD <sub>12st5v</sub> | VCC | An active low output is used to latch the parallel data into the printer. Refer to the description of the parallel port for the definition of this pin in ECP and EPP mode.                                   |  |
| 109                | PD0  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 0. Refer to the description of the parallel port for the definition of this pin in ECP and EPP mode.                                                                               |  |
| 110                | PD1  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 1.                                                                                                                                                                                 |  |
| 111                | PD2  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 2.                                                                                                                                                                                 |  |
| 112                | PD3  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 3.                                                                                                                                                                                 |  |
| 113                | PD4  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 4.                                                                                                                                                                                 |  |
| 114                | PD5  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 5.                                                                                                                                                                                 |  |
| 115                | PD6  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 6.                                                                                                                                                                                 |  |
| 116                | PD7  | I/O <sub>12st5v</sub>   | VCC | Parallel port data bus bit 7.                                                                                                                                                                                 |  |
| 6 Hardware Monitor |      |                         |     |                                                                                                                                                                                                               |  |

#### 4.6 Hardware Monitor

| Pin No. | Pin Name     | Туре                         | PWR  | Description                                                                                                                                  |
|---------|--------------|------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 93      | VIN6         | AIN                          | VDDA | Voltage input 6.                                                                                                                             |
| 94      | VIN5         | AIN                          | VDDA | Voltage input 5.                                                                                                                             |
| 95      | VIN4 (VDIMM) | AIN                          | VDDA | Voltage input 4 or VDIMM input used in AMD platform. The input voltage level for timing control usage must be over 1V after voltage divider. |
| 96      | VIN3 (VDDA)  | AIN                          | VDDA | Voltage input 3 or VDDA input used in AMD platform. The input voltage level for timing control usage must be over 1V after voltage divider.  |
| 97      | VIN2 (VLDT)  | AIN                          | VDDA | Voltage input 2 or VLDT input used in AMD platform. The input voltage level for timing control usage must be over 1V after voltage divider.  |
| 98      | VIN1 (Vcore) | AIN                          | VDDA | Voltage Input for Vcore. The input voltage level for timing control usage must be over 0.7V.                                                 |
| 21      | FANIN1       | IN <sub>st5v</sub>           | VCC  | Fan 1 tachometer input.                                                                                                                      |
| 22      | FANCTL1      | OOD <sub>12-5v</sub><br>AOUT | VCC  | Fan 1 control output. This pin provides PWM duty-cycle output or a voltage output.                                                           |
| 23      | FANIN2       | IN <sub>st5v</sub>           | VCC  | Fan 2 tachometer input.                                                                                                                      |
| 24      | FANCTL2      | OOD <sub>12-5v</sub>         | VCC  | Fan 2 control output. This pin provides PWM duty-cycle                                                                                       |





•

|    |             | AOUT                                |      | output or a voltage output.                                                                                                                                          |
|----|-------------|-------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | GPIO40      | I/OOD <sub>12st5v</sub>             |      | Default General Purpose IO.                                                                                                                                          |
| 25 |             |                                     | VCC  | Fan 3 speed input. This function is selected by register                                                                                                             |
|    | FANIN3      | IN <sub>st5v</sub>                  |      | setting.                                                                                                                                                             |
| 26 | GPIO41      | I/OOD <sub>12st5v</sub>             | VCC  | Default General Purpose IO. This pin default function is GPIO function. Please take care the application if user want to implement FANCTL function.                  |
|    | FANCTL3*    | OOD <sub>12-5v</sub><br>AOUT        |      | Fan 3 control output. This pin provides PWM duty-cycle output or a voltage output.                                                                                   |
|    | PECI_REQ#   | OD <sub>12</sub>                    |      | PECI REQUEST signal. Selected by TIMING_GPIO trap pin.                                                                                                               |
| 57 | TSI_CLK     | I/OD <sub>125v</sub>                | VSB  | AMD TSI interface clock output. Selected by TIMING_GPIO trap pin.                                                                                                    |
|    | IBX_SCL     | OD <sub>12</sub>                    |      | INTEL IBex PEAK platform hardware monitor interface clock output. Selected by register.                                                                              |
|    | PECI        | I <sub>Lv</sub> /O <sub>D8-S1</sub> |      | Intel PECI hardware monitor interface. When TIMING_GPIO pin is set in GPIO function (INTEL mode). PECI function can be set by the register.                          |
| 58 | TSI_DAT     | I <sub>Lv</sub> /OD <sub>12</sub>   | VSB  | AMD TSI interface data input. When TIMING_GPIO pin is set<br>in TIMING function (AMD mode). TSI function can be set by<br>the register.                              |
|    | IBX_SDA     | I <sub>Lv</sub> /OD <sub>12</sub>   |      | INTEL IBex PEAK platform hardware monitor interface input.<br>When TIMING_GPIO pin is set in GPIO function (INTEL<br>mode). IBX function can be set by the register. |
| 89 | D3+(System) | AIN                                 | VDDA | Thermal diode/transistor temperature sensor input for system use.                                                                                                    |
| 90 | D2+         | AIN                                 | VDDA | Thermal diode/transistor temperature sensor input.                                                                                                                   |
| 91 | D1+(CPU)    | AIN                                 | VDDA | CPU thermal diode/transistor temperature sensor input. This pin is for CPU use.                                                                                      |
| 92 | VREF        | AOUT                                | VDDA | Voltage sensor output.                                                                                                                                               |
| 79 | PME#        | OD <sub>12-5v-u47k</sub>            | VSB  | Generated PME event. It supports the PCI PME# interface.<br>This signal allows the peripheral to request the system to<br>wake up from the S3 state.                 |
|    | WDTRST#     | OD <sub>12-5v</sub>                 |      | Watch dog timer signal output.                                                                                                                                       |
| 63 | GPIO14      | I/OOD <sub>12st5v</sub>             | VSB  | General Purpose IO. GPIO function is selected by register setting                                                                                                    |
| 67 | OVT#        | OD <sub>12-5v</sub>                 | VSB  | Over temperature signal output.                                                                                                                                      |

### 4.7 ACPI Function Pins

| Pin No. | Pin Name | Туре                    | PWR | Description                                                               |
|---------|----------|-------------------------|-----|---------------------------------------------------------------------------|
| 59      | GPIO10   | I/OOD <sub>12st5v</sub> | VSB | Default General Purpose IO. GPIO function is selected by register setting |





|    | PCI_RST4# | O <sub>12-5v</sub>           |      | It is an output buffer of LRESET#. This function is selected by register setting.                                                                                       |
|----|-----------|------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | IBX_SCL   | I/OD <sub>125v</sub>         |      | INTEL IBex PEAK platform hardware monitor interface clock output. This function is selected by register setting.                                                        |
|    | GPIO11    | I/OOD <sub>12st5</sub>       |      | Default General Purpose IO.                                                                                                                                             |
| 60 | PCI_RST5# | O <sub>12-5v</sub>           | VSB  | It is an output buffer of LRESET#. This function is selected by register setting.                                                                                       |
|    | IBX_SDA   | I/OD <sub>125v</sub>         |      | INTEL IBex PEAK platform hardware monitor interface input.<br>This function is selected by register setting.                                                            |
|    | GPIO12    | I/OOD <sub>12st5v</sub>      |      | Default General Purpose IO.                                                                                                                                             |
| 61 | RSTCON#   | IN <sub>st5v</sub>           | VSB  | It is an output buffer of RSTCON#. This function is selected by register setting.                                                                                       |
|    | FANCTL1   | OOD <sub>12-5v</sub><br>AOUT | VOD  | Fan 1 control output. This pin provides PWM duty-cycle output or a voltage output. This function is selected by register setting.                                       |
|    | GPIO15    | I/OOD <sub>12st5v</sub>      |      | Default General Purpose IO.                                                                                                                                             |
| 64 | LED_VSB   | OD <sub>12-5v</sub>          | VSB  | Power LED for VSB. This function is selected by register setting.                                                                                                       |
|    | ALERT#    | OD <sub>12-5v</sub>          |      | Alert a signal when temperature over limit setting. This function is selected by register setting.                                                                      |
|    | GPIO16    | I/OOD <sub>12st5v</sub>      |      | Default General Purpose IO.                                                                                                                                             |
| 65 | LED_VCC   | OD <sub>12-5v</sub>          | VSB  | Power LED for VCC. This function is selected by register setting.                                                                                                       |
| 66 | CPU_PWRGD | OD <sub>12-5v</sub>          | VSB  | CPU Power Good signal output<br>(Detected by VIN1~VIN4 level good)                                                                                                      |
| 00 | GPIO15    | I/OOD <sub>12st5v</sub>      | VSB  | General Purpose IO. GPIO function is selected by register setting                                                                                                       |
| 74 | PCIRST1#  | OD <sub>12-5v</sub>          | VSB  | It is an output buffer of LRESET#.                                                                                                                                      |
| 75 | PCIRST2#  | O <sub>12-5v</sub>           | VSB  | It is an output buffer of LRESET#.                                                                                                                                      |
| 76 | PCIRST3#  | O <sub>12-5v</sub>           | VSB  | It is an output buffer of LRESET#.                                                                                                                                      |
| 77 | S5#       | IN <sub>st5v-u47k</sub>      | VSB  | S5# signal input.                                                                                                                                                       |
| 78 | GPIO44    | I/OOD <sub>12st5v</sub>      | VSB  | Default General Purpose IO.                                                                                                                                             |
|    | ATXPG_IN  | IN <sub>st5v</sub>           |      | ATX Power Good input.                                                                                                                                                   |
| 84 | PWROK     | OD <sub>12-5v</sub>          | VBAT | PWROK function, It is power good signal of VCC, which is delayed 400ms (default) as VCC arrives at 2.8V.                                                                |
| 80 | PWSIN#    | IN <sub>ts5v</sub>           | VSB  | Main power switch button input.                                                                                                                                         |
| 81 | PWSOUT#   | OD <sub>12-5v-u47k</sub>     | VSB  | Panel Switch Output. This pin is low active and pulse output.<br>It is power on request output#.                                                                        |
| 82 | S3#       | IN <sub>st5v-u47k</sub>      | VSB  | S3# Input is Main power on-off switch input.                                                                                                                            |
| 83 | PS_ON#    | OD <sub>12-5v</sub>          | VSB  | Power supply on-off control output. Connect to ATX power supply PS_ON# signal.                                                                                          |
| 85 | RSMRST#   | OD <sub>12-5v-u10k</sub>     | VBAT | Resume Reset# function, It is power good signal of VSB, which is delayed 66ms as VSB arrives at 2.8V.                                                                   |
| 87 | COPEN#    | IN <sub>st5v</sub>           | VBAT | Case Open Detection #. This pin is connected to a specially designed low power CMOS flip-flop backed by the battery for case open state preservation during power loss. |

\_\_\_\_\_





•

#### 4.8 Bit Select and Others

| Pin No. | Pin Name            | Туре                    | PWR   | Description                                                                                                                                                                                                                                                     |
|---------|---------------------|-------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 42-44   | BITSEL_IN[1:3]      | IN <sub>st-lv</sub>     | VSB   | North bridge bit select input pins. Special level input VIH $\rightarrow$ 0.9, VIL $\rightarrow$ 0.6                                                                                                                                                            |
| 42-44   | GPIO[60:62]         | I/OOD <sub>12st5v</sub> | VSD   | General Purpose IO. GPIO function is selected by registe setting                                                                                                                                                                                                |
| 45      | BITSEL_GPIO         | IN <sub>st5v-u47k</sub> | VSB   | Bit select or GPIO trap pin                                                                                                                                                                                                                                     |
| 46      | TIMING_3            | OD <sub>12-5v</sub>     | VSB   | Active high. Timing sequence 3 of power on/off sequence<br>pins. The external pull high resistor is required.<br>(Detected by VIN3 level good)                                                                                                                  |
|         | GPIO00              | I/OOD <sub>12st5v</sub> |       | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                               |
| 47      | TIMING_4            | OD <sub>12-5v</sub>     | VSB   | Active high. Timing sequence 4 of power on/off sequence<br>pins. The external pull high resistor is required.<br>(Detected by VIN1 level good)                                                                                                                  |
|         | GPIO01              | I/OOD <sub>12st5v</sub> |       | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                               |
| 49-51   | BITSEL_OUT<br>[1:3] | OD <sub>12-5v</sub>     | - VSB | North bridge bit select output pins. Special level input VIH $\rightarrow$ 0.9, VIL $\rightarrow$ 0.6                                                                                                                                                           |
| 40 01   | GPIO[63:65]         | I/OOD <sub>12t</sub>    |       | General Purpose IO. GPIO function is selected by registe setting                                                                                                                                                                                                |
| 52      | TIMING_GPIO         | IN <sub>st5v-u47k</sub> | VSB   | Timing sequence or GPIO trap pin                                                                                                                                                                                                                                |
| 53      | TIMING_2            | OD <sub>12-5v</sub>     | VSB   | Active high. Timing sequence 2 of power on/off sequence<br>pins. The external pull high resistor is required.<br>(Detected by VIN4 level good)                                                                                                                  |
|         | GPIO02              | I/OOD <sub>12st5v</sub> |       | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                               |
| 54      | TIMING_1            | OD <sub>12-5v</sub>     | VSB   | Active high. Timing sequence 1 of power on/off sequence<br>pins. The external pull high resistor is required.<br>(Output detected by VCCOK level good, ref Figure 16)                                                                                           |
|         | GPIO03              | I/OOD <sub>12st5v</sub> |       | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                               |
| 55      | ST2                 | OD <sub>12</sub>        | VSB   | Status Pin2 for S0#/S3#/S5# states application. (Defau function)<br>In S0# $\rightarrow$ ST2 pin status is Tri-state.<br>In S3# $\rightarrow$ ST2 pin status is Low level.<br>In S5# $\rightarrow$ ST2 pin status is Tri-state, and can b programmed Low level. |
|         | SLOTOCC#            | IN <sub>st5v</sub>      |       | CPU SLOTOCC# input.                                                                                                                                                                                                                                             |



# ۰.

# F71869

|     |           | GPIO04          | OD <sub>12-5v</sub>     |     | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                                          |
|-----|-----------|-----------------|-------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | 56        | ST1             | OD <sub>12</sub>        | VSB | Status Pin1 for S0#/S3#/S5# states application. (Default function)<br>In S0# $\rightarrow$ ST1 pin status is Tri-state.<br>In S3# $\rightarrow$ ST1 pin status is Low level.<br>In S5# $\rightarrow$ ST1 pin status is Tri-state.                                          |
|     |           | GPIO03          | I/OOD <sub>12st5v</sub> |     | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                                          |
|     | · · · · · | WDTRST#         | OD <sub>12-5v</sub>     |     | Watch dog timer signal output.                                                                                                                                                                                                                                             |
|     | 62        | ATX_<br>PWRGDSW | OD <sub>24-5v</sub>     | VSB | ATX_PWRGDSW for S0#/S3#/S5# states application.<br>In S0# $\rightarrow$ ATX_PWRGDSW pin status is Low-state.<br>In S3# $\rightarrow$ ATX_PWRGDSW pin status is Tri-state.<br>In S5# $\rightarrow$ ATX_PWRGDSW pin status is Tri-state, and can<br>be programmed Low-state. |
|     |           | GPIO13          | I/OOD <sub>24st5v</sub> |     | General Purpose IO. GPIO function is selected by register setting                                                                                                                                                                                                          |
|     |           | BEEP            | OD <sub>24-5v</sub>     |     | Beep pin.                                                                                                                                                                                                                                                                  |
| 4.9 | KBC F     | Function        |                         |     | 22                                                                                                                                                                                                                                                                         |

|         | ×.       |                          |     |                                                                                                        |
|---------|----------|--------------------------|-----|--------------------------------------------------------------------------------------------------------|
| Pin No. | Pin Name | Туре                     | PWR | Description                                                                                            |
| 40      | KBRST#   | OD <sub>16-5v-u10k</sub> | VCC | Keyboard reset. This pin is high after system reset. Internal pull high 3.3V with 10k ohms. (KBC P20)  |
| 41      | GA20     | OD <sub>16-5v-u10k</sub> | VCC | Gate A20 output. This pin is high after system reset. Internal pull high 3.3V with 10k ohms. (KBC P21) |
| 69      | KDATA    | I/OD <sub>16st5V</sub>   | VSB | Keyboard Data.                                                                                         |
| 70      | KCLK     | I/OD <sub>16st5V</sub>   | VSB | Keyboard Clock.                                                                                        |
| 71      | MDATA    | I/OD <sub>16st5V</sub>   | VSB | PS2 Mouse Data.                                                                                        |
| 72      | MCLK     | I/OD <sub>16st5V</sub>   | VSB | PS2 Mouse Clock.                                                                                       |

Sty -

 $\mathbf{)}$ 





# **5. Functional Description**

### 5.1 **Power Trap Operation**

The F71869 provides four pins for power on hardware strapping to select functions. There is a form to describe how to set the functions you want.

| Pin No. | Symbol          | Value | Description                                               |
|---------|-----------------|-------|-----------------------------------------------------------|
| 52      | TIMING GPIO     | 1     | Set pin 46, 47, 53, 54 as timing sequence output          |
| 52      |                 | 0     | Set pin 46, 47, 53, 54 as GPIO (Default)                  |
|         |                 |       | Set pin 42, 43, 44 as bit select input and pin 49, 50, 51 |
| 45      | BITSEL_GPIO     | _     | as bit select output (Default)                            |
|         |                 | 0     | Set pin 42~44, 49~51 as GPIO                              |
|         |                 | 1     | Power on Fan speed default duty is                        |
| 121     | FAN40_100       |       | 40%(PWM)(Default)                                         |
|         |                 | 0     | Power on Fan speed default duty is 100%(PWM)              |
| 124     | Config 4E DE    | 1     | Configuration Register I/O port is 4E/4F. (Default)       |
| 124     | Config4E_2E     | 0     | Configuration Register I/O port is 2E/2F.                 |
| 22      | FAN1 PWM DC     | 1     | FANCTRL1 is PWM mode.                                     |
| 22      | FAILT_PVVIVI_DC | 0     | FANCTLR1 is DAC mode.                                     |
| 24      | FAN2 PWM DC     | 1     | FANCTRL2 is PWM mode.                                     |
| 24      |                 | 0     | FANCTLR2 is DAC mode.                                     |
| 26      | FAN3 PWM DC     | 1     | FANCTRL3 is PWM mode.                                     |
| 20      |                 | 0     | FANCTLR3 is DAC mode.                                     |

Table1. Power on trap configuration

#### 5.2 Hardware Monitor

For the 8-bit ADC has the 8mv LSB, the maximum input voltage of the analog pin is 2.048V. Therefore the voltage under 2.048V (ex: 1.5V) can be directly connected to these analog inputs. The voltage higher than 2.048V should be reduced by a factor with external resistors so as to obtain the input range. Only 3VCC/VSB/VBAT is an exception for it is main power of the F71869. Therefore 3VCC/VSB/VBAT can directly connect to this chip's power pin and need no external resistors. There are two functions in this pin with 3.3V. The first function is to supply internal analog power of the F71863 and the second function is that voltage with 3.3V is connected to internal serial resistors to monitor the +3.3V voltage. The internal serial resistors are two 150K ohm, so that the internal reduced voltage is half of +3.3V.

There are four voltage inputs in the F71869 and the voltage divided formula is shown as follows:





$$VIN = V_{+12V} \times \frac{R_2}{R_1 + R_2}$$
 where  $V_{+12V}$  is the analog input voltage, for example.

If we choose R1=27K, R2=5.1K, the exact input voltage for V+12v will be 1.907V, which is within the tolerance. As for application circuit, it can be refer to the figure shown as follows.



The F71869 monitors three remote temperature sensors. These sensors can be measured from -40°C to 127°C. More detail please refer register description.

| Table 3. Remote-sensor transistor manufacturers |                |  |  |  |  |
|-------------------------------------------------|----------------|--|--|--|--|
| Manufacturer                                    | Model Number   |  |  |  |  |
| Panasonic                                       | 2SB0709 2N3906 |  |  |  |  |
| Philips                                         | PMBT3906       |  |  |  |  |

#### 5.2.1 Table Range:

Table 4. Display range is from -40°C to 127°C in 2's complement format.

| Temperature | Digital Output |
|-------------|----------------|
| -40°C       | 1101 1000      |
| -1°C        | 1111 1111      |
| 1°C         | 0000 0001      |
| 90°C        | 0101 1010      |





| 127°C | 1111 1111 |
|-------|-----------|
| Open  | 1000 0000 |

#### 5.2.2 Monitor Temperature from "Thermistor"

The F71869 can connect three thermistors to measure environment temperature or remote temperature. The specification of thermistor should be considered to (1)  $\beta$  value is 3435K (2) resistor value is 10K ohm at 25°C. In the Figure 2, the thermistor is connected by a serial resistor with 10K ohm, then being connected to VREF.

#### 5.2.3 Monitor Temperature from "Thermal diode"

Also, if the CPU, GPU or external circuits provide thermal diode for temperature measurement, the F71869 is capable to these situations. The build-in reference table is for PNP 2N3906 transistor. In the Figure 2, the transistor is directly connected into temperature pins.

#### 5.2.4 ADC Noise Filtering

The ADC is integrating type with inherently good noise rejection. Micro-power operation places constraints on high-frequency noise rejection; therefore, careful PCB board layout and suitable external filtering are required for high-accuracy remote measurement in electronically noisy environment. High frequency EMI is best filtered at D+ and D- with an external 2200pF capacitor. Too high capacitance may introduce errors due to the rise time of the switched current source. Nearly all noise sources tested cause the ADC measurement to be higher than the actual temperature, depending on the frequency and amplitude.

#### 5.2.5 Monitor Temperature from "SMBus device"

F71869 provides SMBus block read/write compatible Platform Control Hub (PCH) EC SMBus protocol, and provides byte read/write protocol to read CPU and chipset thermal temperature information. For byte read /write protocol, F71869 supports 4-suit device address to read or write from device information. For block read/write, F71869 support 1 suits device address and maximum 17 byte count for read protocol to read from device information, and 4 byte count for write protocol to write information to device.

#### 5.2.6 Monitor Temperature from "PECI"

F71869 support Intel PECI1.1/PECI\_Request/PECI\_Available interfaces to read temperature from PECI 1.1 device.





#### 5.2.7 Temperature HM\_IRQ Signal (HM\_IRQ# and PME#)

There are two mode of temperature (t1 to t4) HM\_IRQ function, and refer t1 to t4 temperature in the Figure 3 and 4.

#### 1. Hysteresis mode:

Over temperature event will trigger HM\_IRQ# that shown as figure. In hysteresis mode, when monitored temperature exceeds the high temperature threshold value, HM\_IRQ# will be asserted until the temperature goes below the hysteresis temperature.



#### 2. High low limit mode: (default):

When in high low limit mode HM\_IRQ# for temperature is shown as figure. When monitored temperature exceeds the over-temperature threshold value, HM\_IRQ# will be asserted until the temperature goes below the low limit temperature.





#### 5.2.8 Temperature PME#

There are two mode of temperature PME# function:

1. Hysteresis mode:



PME# interrupt for temperature is shown as figure. Temperature exceeding high limit (low limit) or going below high hysteresis (low hysteresis) will cause an interrupt if the previous interrupt has been reset by writing "1" all the interrupt Status Register.



\*Interrupt Reset when Interrupt Status Registers are written 1

Figure 5 Hysteresis mode illustration

2. High low limit mode: (default):

PME# interrupt for temperature is shown as figure. Temperature exceeding high limit or going below low limit will cause an interrupt if the previous interrupt has been reset by writing "1" all the interrupt Status Register.



\*Interrupt Reset when Interrupt Status Registers are written 1

Figure 6 High low limit mode illustration



#### 5.2.9 Fan Speed Count

Inputs are provided by the signals from fans equipped with tachometer outputs. The level of these signals should be set to TTL level, and maximum input voltage cannot be over 5V. If the input signals from the tachometer outputs are over the 5V, the external trimming circuit should be added to reduce the voltage to obtain the input specification.

Determine the fan counter according to:

 $Count = \frac{1.5 \times 10^6}{RPM}$ 

In other words, the fan speed counter has been read from register, the fan speed can be evaluated by the following equation. As for fan, it would be best to use 2 pulses tachometer output per round.

 $RPM = \frac{1.5 \times 10^6}{Count}$ 

#### 5.2.10 Fan Speed Control

The F71869 provides 2 fan speed control methods: one is DAC FAN control and the other is PWM duty cycle.

#### 1. DAC Fan Control

The range of DC output is 0~3.3V, controlled by 8-bit register. 1 LSB is about 0.013V. The output DC voltage is amplified by external OP circuit, thus to reach maximum FAN OPERATION VOLTAGE, 12V. The output voltage will be given as followed:

Output\_voltage (V) =  $3.3 \times \frac{\text{Programmed 8bit Register Value}}{255}$ 

And the suggested application circuit for DAC fan control would be:









#### 2. PWM duty Fan Control

The duty cycle of PWM can be programmed by a 8-bit register. The default duty cycle is set to 100%, that is, the default 8-bit registers is set to FFh. The expression of duty can be represented as follows.



Figure 8 +12/5V PWM fan control application circuit

#### 5.2.11 Fan Speed Control Mechanism

There are some modes to control fan speed and they are 1.Manual mode, 2.Stage auto mode 3. Linear auto mode. More detail, please refer the description of registers.

Each fan can be controlled by up to 8 kinds of temperature input. (1)D1+ temperature (2)D2+ temperature (3) D3+ temperature (4) PECI temperature (5) 4 suits SMBus master temperature. Please refer below structure diagram.

After the T0  $\sim$ T7 setting ready, select S1  $\sim$  S4 temperature machine from T0  $\sim$  T7, these 4-set temperature data are for maximum temperature comparison.





Figure 9 Relative temperature fan control

#### 1. Manual mode

For manual mode, it generally acts as software fan speed control.

#### 2. Stage auto mode

At this mode, the F71869 provides automatic fan speed control related to temperature variation of CPU/GPU or the system. The F71869 can provide two temperature boundaries and three intervals, and each interval has its related fan speed PWM duty. All these values should be set by BIOS first. Take figure 6-10 as example. When temperature boundaries are set as 45 and 75°C and there are three intervals. The related desired fan speed for every interval is 40%, 80% and 100% (fixed). When the temperature is within 45~75'C, the fan speed will follow 80% PWM duty and that define in registers. It can be said that the fan will be turned on with a specific speed set by BIOS and automatically controlled with the temperature variation. The F71869 will take charge of all the fan speed control without software support.







Below is a sample for Stage auto mode:

Set temperature as 60°C, 40°C and Duty as 100%, 70%, 50%



Figure 11 Stage mode fan control illustration-2

- a. Once temp. is under 40°C, the lowest fan speed keeps 50% PWM duty
- b. Once temp. is over 40°C,60°C, the fan speed will vary from 70% to 100% PWM duty and increase with temperature
- c. Once temp. keeps in 55°C, fan speed keeps in 70% PWM duty
- d. If set the hysteresis as 3°C (default 4°C), once temp reduces under 57°C, fan speed reduces to 70% PWM duty and stays there.
- 3. Linear auto mode

Otherwise, F71869 supports linear auto mode. Below has an example to describe this mode. More detail, please refer the register description.

Set temperature as 70  $^{\circ}C$  , 40  $^{\circ}C$  and Duty as 100%, 70%, 40%





- a. Once temp. is under 40°C, the lowest fan speed keeps 40% PWM duty
- b. Once temp. is over 40°C and under 70°C, the fan speed will vary from 40% to 70% PWM duty and linearly increase with temp. variation. The temp.-fan speed monitoring and flash interval is 1sec.
- c. Once temp. goes over 70°C, fan speed will directly increase to 100% PWM duty (full speed)
- d. If set the hysteresis as 5°C (default is 4°C), once temp reduces under 65°C (not 70°C), fan speed reduces from 100% PWM duty and decrease linearly with temp..

#### 5.2.12 FAN\_FAULT#

Fan\_Fault# will be asserted when the fan speed doesn't meet the expected fan speed within a programmable period (default is 11 seconds) or when fan stops with respect to PWM duty-cycle which should be able to turn on the fan. There are two conditions may cause the FAN\_FAULT# event. (1). When PWM Duty reaches 0xFF, the fan speed count can't reach the fan expected count in time.



(2). After the period of detecting fan full speed, PWM\_Duty > Min. Duty, fan count is still in 0xFFF.





#### 5.3 ACPI Function

The Advanced Configuration and Power Interface (ACPI) is a system for controlling the use of power in a computer. It lets computer manufacturer and user to determine the computer's power usage dynamically.

There are three ACPI states that are of primary concern to the system designer and they are designated S0, S3 and S5. S0 is a full-power state; the computer is being actively used in this state. The other two are called sleep states and reflect different power consumption when power-down. S3 is a state that the processor is powered down but the last procedural state is being stored in memory which is still active. S5 is a state that memory is off and the last procedural state of the processor has been stored to the hard disk. Take S3 and S5 as comparison, since memory is fast, the computer can quickly come back to full-power state, the disk is slower than the memory and the computer takes longer time to come back to full-power state. However, since the memory is off, S5 draws the minimal power comparing to S0 and S3.

It is anticipated that only the following state transitions may happen:

 $S0 \rightarrow S3$ ,  $S0 \rightarrow S5$ ,  $S5 \rightarrow S0$ ,  $S3 \rightarrow S0$  and  $S3 \rightarrow S5$ .

Among them, S3 $\rightarrow$ S5 is illegal transition and won't be allowed by state machine. It is necessary to enter S0 first in order to get to S5 from S3. As for transition S5 $\rightarrow$ S3 will occur only as an immediate state during state transition from S5 $\rightarrow$ S0. It isn't allowed in the normal state transition.

The below diagram described the timing, the always on and always off, keep last state could be set in control register. In keep last state mode, one register will keep the status of before power loss. If it is power on before power loss, it will remain power on when power is resumed, otherwise, if it is power off before power loss, it will remain power off when power is resumed.



Figure 14 Default timing: Always off







Figure 15 Optional timing: Always on

#### PCI Reset and PWROK Signals

The F71869 supports 5 output buffers for 5 reset signals.



So far as the PWROK issue is as the figure above. PWROK is delayed 400ms (default) as VCC arrives 2.8V, and the delay timing can be programmed by register (100ms ~ 400ms). An additional delay could be added to PWROK (0ms, 100ms, 200ms and 400ms). Default is 0ms. If RSTCION# and PCIRST4#/PCIRST5# are enabled, RSTCON# could be programmed to be asserted via PWROK or PCIRST4#/PCIRST5#.

### 5.4 Timing Control Sequence

The F71869 offers 4 timing pins which are designed for AMD platform power sequence control including VDIMM, VDDA, Vcore, and VLDT (default) or other timing application purposes. All the timings on/off are relative to S3#/S5# and can be programmed by the register 0x0AF7. As shown in the Figure 20, the default timings of TIMING\_1~4 are displayed in blue lines, and all the timings are enabled in the



S0 state except TIMING\_1. However, TIMING\_2~4 can be programmed to enable in the S3 state, and TIMING\_1 can also be programmed to disable in the S3 state, like the dotted blue line shown in the Figure 20.

VDDOK\_D400 is the PWROK delay timing from VDD3VOK. The default setting is that delay 400ms, there are 100ms, 200ms, and 300ms for option. It can be set in the register 0x0AF5.



#### 5.5 ST1, ST2 and ATX\_PWRGDSW Timing

The F71869 provides three additional timing switching pins which are named as ST1, ST2 and ATXPWRGDSW. They can be applied in the certain applications about power switch which depends on the ACPI states. The detail timing can be referred in the following diagrams. The default timing of ATX\_PWRGDSW in the S5 state is low, but it can be programmed high by the register 0x0AF6.



۰.









### 5.6 AMD TSI and Intel PECI Function

The F71869 provides Intel PECI/AMD TSI interfaces for new generational CPU temperature sensing. In AMDSI interface, there are SIC and SID signals for temperature information reading from AMD CPU. The SIC signal is for clocking use, the other is for data transferring. More details, please refer register description.



Figure 18 AMD TSI typical application





In Intel PECI interface, the F71869 can connect to CPU directly. The F71869 can read the temperature data from CPU, than the fan control machine of F71869 can implement the Fan to cool down CPU temperature. The application circuit is as below. More details, please refer the register description.





# **5. Register Description**

The configuration register is used to control the behavior of the corresponding devices. To configure the register, using the index port to select the index and then writing data port to alter the parameters. The default index port and data port are 0x4E and 0x4F respectively. Pull down the SOUT1 pin to change the default value to 0x2E/0x2F. To enable configuration, the entry key 0x87 must be written to the index port. To disable configuration, write exit key 0xAA to the index port. Following is a example to enable configuration by using debug.

-o 4e 87 -o 4e 87

-o 4e aa

(enable configuration) (disable configuration)

The Following is a register map (total devices) grouped in hexadecimal address order, which shows a summary of all registers and their default value. Please refer each device chapter if you want more detail information.

Global Control Registers

| Global Control Registers |                                    |     |     |               |     |   |    |     |     |  |  |
|--------------------------|------------------------------------|-----|-----|---------------|-----|---|----|-----|-----|--|--|
| Register<br>0x[HEX]      | Register Name                      | MSE |     | Default Value |     |   |    |     | LSB |  |  |
| 02                       | Software Reset Register            | -   | -   |               | -   | X | -0 | -   | 0   |  |  |
| 07                       | Logic Device Number Register (LDN) | 0   | 0   | 0             | 0   | 0 | >0 | 0   | 0   |  |  |
| 20                       | Chip ID Register                   | 0   | 0   | 0             | 0   | 1 | 0  | 0   | 0   |  |  |
| 21                       | Chip ID Register                   | 0   | 0   | 0             | 1   | 0 | 1  | 0   | 0   |  |  |
| 22                       | Reserved                           | -   | -   | -             | -   | - | ζ_ | -   | -   |  |  |
| 23                       | Reserved                           | - ( | ) - | -             | -   | - | -  | -   | -   |  |  |
| 24                       | Reserved                           | -   | -   | -             | -   | - | -  | -   | -   |  |  |
| 25                       | Software Power Down Register       | -   | -   | -             | -   | 0 | 0  | 0   | 0   |  |  |
| 26                       | UART IRQ Sharing Register          | 0   | -   | -             | -   | - | 0  | 0   | 0   |  |  |
| 27                       | Configuration Port Select Register | -   | -   | -             | 1/0 | - | -  | 1/0 | 1/0 |  |  |
| 28                       | Multi-function Select Register1    | -   | -   | 1             | 1   | 1 | 0  | -   | -   |  |  |
| 29                       | Multi-function Select Register2    | 0   | 1   | 1             | 0   | 1 | 1  | 1   | 1   |  |  |
| 2A                       | Multi-function Select Register3    | 0   | 0   | 0             | 0   | 0 | 1  | 1   | 1   |  |  |

"-" Reserved or Tri-State



•

| 2B | Multi-function Select Register4 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
|----|---------------------------------|---|---|---|---|---|---|---|---|
| 2C | VBAT Dummy Register             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 2D | Wakeup Control Register         | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 |
| 2E | Reserved                        | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 2F | Reserved                        | 0 | 0 | 0 | - | - | - | - | - |

Device Configuration Registers

"-" Reserved or Tri-State

|                                                 | FDC Device Configuration Regis | sters (       | LDN  | CR00  | )  |             |     |     |   |  |  |  |
|-------------------------------------------------|--------------------------------|---------------|------|-------|----|-------------|-----|-----|---|--|--|--|
| Register                                        | De minet in Manua              | Default Value |      |       |    |             |     |     |   |  |  |  |
| 0x[HEX]                                         | Register Name                  | MSB           |      |       |    |             |     | LSB |   |  |  |  |
| 30                                              | FDC Device Enable Register     | -             | -    | -     | -  | -           | -   | -   | 1 |  |  |  |
| 60                                              | Base Address High Register     | 0             | 0    | 0     | 0  | 0           | 0   | 1   | 1 |  |  |  |
| 61                                              | Base Address Low Register      | 1             | 1    | 1     | 1  | 0           | 0   | 0   | 0 |  |  |  |
| 70                                              | IRQ Channel Select Register    | -             | -    | -     | -  | 0           | 1   | 1   | 0 |  |  |  |
| 74                                              | DMA Channel Select Register    | -             | -    | -     | -  | -           | 0   | 1   | 0 |  |  |  |
| F0                                              | FDD Mode Register              | 0             | -    | -     | 0  | 1           | 1   | 1   | 0 |  |  |  |
| F2                                              | FDD Drive Type Register        | -             | 7-   | -     | -  | -           | -   | 1   | 1 |  |  |  |
| F4                                              | FDD Selection Register         |               | -    | -     | 0  | 0           | -   | 0   | 0 |  |  |  |
| UART1 Device Configuration Registers (LDN CR01) |                                |               |      |       |    |             |     |     |   |  |  |  |
| Register                                        |                                | Default Value |      |       |    |             |     |     |   |  |  |  |
| 0x[HEX]                                         | Register Name                  | MSI           | 3    |       |    |             | LSB |     |   |  |  |  |
| 30                                              | UART1 Device Enable Register   | -             |      | -     | 15 | -           | -   | -   | 1 |  |  |  |
| 60                                              | Base Address High Register     | 0             | 0    | 0     | 0  | 0           | 0   | 1   | 1 |  |  |  |
| 61                                              | Base Address Low Register      | 1             | 1    | 1     | 1  | 1           | 0   | 0   | 0 |  |  |  |
| 70                                              | IRQ Channel Select Register    | /-)           |      | -     | 1. | 0           | 1   | 0   | 0 |  |  |  |
| F0                                              | RS485 Enable Register          |               | -    | 0     | 0  | $\mathbf{}$ |     | -   | - |  |  |  |
|                                                 | UART2 Device Configuration Reg | isters        | (LDN | I CRO | 2) |             | 5   |     |   |  |  |  |
| Register                                        | Devieter Neme                  | Default Value |      |       |    |             |     |     |   |  |  |  |
| 0x[HEX]                                         | Register Name                  | MSB LSB       |      |       |    |             |     |     |   |  |  |  |
| 30                                              | UART2 Device Enable Register   | -             | -    | -     | -  | -           | -   | -   | 1 |  |  |  |
| 60                                              | Base Address High Register     | 0             | 0    | 0     | 0  | 0           | 0   | 1   | 0 |  |  |  |
| 61                                              | Base Address Low Register      | 1             | 1    | 1     | 1  | 1           | 0   | 0   | 0 |  |  |  |
| 70                                              | IRQ Channel Select Register    | -             | -    | -     | -  | 0           | 0   | 1   | 1 |  |  |  |
| F0                                              | RS485 Enable Register          | -             | -    | -     | 0  | 0           | 0   | -   | - |  |  |  |



\_\_\_\_\_

### F71869

|          |                                       |               |        |      |          |        |    |   | 00. |  |  |
|----------|---------------------------------------|---------------|--------|------|----------|--------|----|---|-----|--|--|
| F1       | SIR Mode Control Register             | -             | -      | 0    | 0        | 0      | 1  | 0 | 0   |  |  |
|          | Parallel Port Device Configuration R  | egist         | ers (L | DN C | R03)     |        |    |   |     |  |  |
| Register | Destinter Nome                        |               |        | D    | efaul    | t Valu | ie |   |     |  |  |
| 0x[HEX]  | Register Name                         | MSB LSB       |        |      |          |        |    |   |     |  |  |
| 30       | Parallel Port Device Enable Register  | -             | -      | -    | -        | -      | -  | - | 1   |  |  |
| 60       | Base Address High Register            | 0             | 0      | 0    | 0        | 0      | 0  | 1 | 1   |  |  |
| 61       | Base Address Low Register             | 0             | 1      | 1    | 1        | 1      | 0  | 0 | 0   |  |  |
| 70       | IRQ Channel Select Register           | -             | -      | -    | -        | 0      | 1  | 1 | 1   |  |  |
| 74       | DMA Channel Select Register           | -             | -      | -    | 0        | -      | 0  | 1 | 1   |  |  |
| F0       | PRT Mode Select Register              | 0             | 1      | 0    | 0        | 0      | 0  | 1 | 0   |  |  |
|          | Hardware Monitor Device Configuration | n Reg         | isters | (LDN | N CRO    | 4)     |    |   | -   |  |  |
| Register | Desirator Manua                       |               |        | D    | efaul    | t Valu | Ie |   |     |  |  |
| 0x[HEX]  | Register Name                         | MS            | 3      |      |          |        |    |   | LSB |  |  |
| 30       | H/W Monitor Device Enable Register    | -             | -      | -    | -        | -      | -  | - | 1   |  |  |
| 60       | Base Address High Register            | 0             | 0      | 0    | 0        | 0      | 0  | 1 | 0   |  |  |
| 61       | Base Address Low Register             | 1             | 0      | 0    | 1        | 0      | 1  | 0 | 1   |  |  |
| 70       | IRQ Channel Select Register           | -             | -      | -    | -        | 0      | 0  | 0 | 0   |  |  |
|          | KBC Device Configuration Regis        | sters (       | (LDN   | CR05 | )        |        |    |   |     |  |  |
| Register | Pagiatar Mana                         | Default Value |        |      |          |        |    |   |     |  |  |
| 0x[HEX]  | Register Name                         | MS            | 3      |      |          |        |    |   | LSB |  |  |
| 30       | KBC Device Enable Register            | • -(          | -      | -    | -        | -      | -  | - | 1   |  |  |
| 60       | Base Address High Register            | 0             | 0      | 0    | 0        | 0      | 0  | 0 | 0   |  |  |
| 61       | Base Address Low Register             | 0             | 1      | 1    | 0        | 0      | 0  | 0 | 0   |  |  |
| 70       | KB IRQ Channel Select Register        | -             | -      |      | -        | 0      | 0  | 0 | 1   |  |  |
| 72       | Mouse IRQ Channel Select Register     | )             | -      | -    | -        | 1      | 1  | 0 | 0   |  |  |
| F0       | Clock Select Register                 | 1             | 0      | -    | 1        | -      | SI | 1 |     |  |  |
| FE       | Swap Register                         | 1             | -      |      | 0        | 0      | 0  | 0 | 1   |  |  |
| FF       | User Wakeup Code Register             | 0             | 0      | 1    | 0        | 1      | 0  | 0 | 1   |  |  |
|          | GPIO Device Configuration Regis       | sters         | (LDN   | CR06 | 5)       |        | ~  |   |     |  |  |
| Register | Pagistar Nama                         |               |        | D    | efaul    | t Valu | ie |   |     |  |  |
| 0x[HEX]  | Register Name                         | MS            | 3      |      | <u> </u> |        |    |   | LSB |  |  |
| 30       | GPIO Device Enable Register           | -             | -      | -    | -        | -      | -  | - | 0   |  |  |
| 60       | Base Address High Register            | 0             | 0      | 0    | 0        | 0      | 0  | 0 | 0   |  |  |
|          |                                       |               |        |      | 1        | 1      | 1  | 1 |     |  |  |
| 61       | Base Address Low Register             | 0             | 0      | 0    | 0        | 0      | 0  | 0 | 0   |  |  |





| <b>F7</b> | 1 | 8 | 6 | 9        |
|-----------|---|---|---|----------|
|           |   | v | v | <b>U</b> |

| F0<br>F1<br>F2<br>F3<br>E0 | GPIO Output Enable Register<br>GPIO Output Data Register<br>GPIO Pin Status Register | -     | -    | 0                       | 0     | 0      | 0   | 0 | 0   |
|----------------------------|--------------------------------------------------------------------------------------|-------|------|-------------------------|-------|--------|-----|---|-----|
| F2<br>F3                   |                                                                                      | -     |      |                         |       |        |     |   |     |
| F3                         | GPIO Pin Status Register                                                             |       | -    | 1                       | 1     | 1      | 1   | 1 | 1   |
|                            | er i er i i ereiter er egieter                                                       | -     | -    | -                       | -     | -      | -   | - | -   |
| ГО                         | GPIO Drive Enable Register                                                           | -     | -    | 0                       | 0     | 0      | 0   | 0 | 0   |
| EU                         | GPIO1 Output Enable Register                                                         | 0     | 0    | 0                       | 0     | 0      | 0   | 0 | 0   |
| E1                         | GPIO1 Output Data Register                                                           | 1     | 1    | 1                       | 1     | 1      | 1   | 1 | 1   |
| E2                         | GPIO1 Pin Status Register                                                            | -     | -    | -                       | -     | -      | -   | - | -   |
| E3                         | GPIO1 Drive Enable Register                                                          | 0     | 0    | 0                       | 0     | 0      | 0   | 0 | 0   |
| E4                         | GPIO1 PME Enable Register                                                            | 0     | 0    | 0                       | 0     | 0      | 0   | 0 | 0   |
| E5                         | GPIO1 Detect Edge Select Register                                                    | 0     | 0    | 0                       | 0     | 0      | 0   | 0 | 0   |
| E6                         | GPIO1 PME Status Register                                                            | 0     | 0    | 0                       | 0     | 0      | 0   | 0 | 0   |
| D0                         | GPIO2 Output Enable Register                                                         | 0     | 0    | 0                       | 0     | 0      | 0   | 0 | 0   |
| D1                         | GPIO2 Output Data Register                                                           | 1     | 1    | 1                       | 1     | 1      | 1   | 1 | 1   |
| D2                         | GPIO2 Pin Status Register                                                            | -     | -    | -                       | -     | -      | -   | - | -   |
| D3                         | GPIO2 Drive Enable Register                                                          | 0     | 0    | 0                       | 0     | 0      | 0   | 0 | 0   |
| C0                         | GPIO3 Output Enable Register                                                         | 0     | 0    | 0                       | 0     | 0      | 0   | 0 | 0   |
| C1                         | GPIO3 Output Data Register                                                           | 1     | 1    | 1                       | 1     | 1      | 1   | 1 | 1   |
| C2                         | GPIO3 Pin Status Register                                                            | -     | )-   | -                       | -     | -      | -   | - | -   |
| B0                         | GPIO4 Output Enable Register                                                         | -     | -    | -                       | -     | 0      | 0   | 0 | 0   |
| B1                         | GPIO4 Output Data Register                                                           | -     |      |                         | -     | 1      | 1   | 1 | 1   |
| B2                         | GPIO4 Pin Status Register                                                            |       | -/   | -                       | -     | -      | -   | - | -   |
| B3                         | GPIO4 Drive Enable Register                                                          |       | (-/  | $\overline{\mathbf{P}}$ | -     | 0      | 0   | 0 | 0   |
| A0                         | GPIO5 Output Enable Register                                                         | -     |      |                         | 0     | 0      | 0   | 0 | 0   |
| A1                         | GPIO5 Output Data Register                                                           | -     | -    | -                       | 1     | 1      | 1   | 1 | 1   |
| A2                         | GPIO5 Pin Status Register                                                            | -     | -    | _                       | (-/   | - )    | - < | - | -   |
| A3                         | GPIO5 Drive Enable Register                                                          | /->   | - 4  | -                       | 0     | 0      | 0   | 0 | 0   |
| 90                         | GPIO6 Output Enable Register                                                         | -     | -    | 0                       | 0     | 0      | 0   | 0 | 0   |
| 91                         | GPIO6 Output Data Register                                                           | -     | -    | 1                       | 1     | 1      | G   | 1 | 1   |
| 92                         | GPIO6 Pin Status Register                                                            | - (   | ) -  | -                       | -     | -      | -   | - | -   |
| 93                         | GPIO6 Drive Enable Register                                                          | -     | -    | 0                       | 0     | 0      | 0   | 0 | 0   |
|                            | BSEL Device Configuration Regis                                                      | sters | (LDN | CR07                    | ')    |        |     |   |     |
| Register                   | Busista N                                                                            |       |      | D                       | efaul | t Valu | е   |   |     |
| 0x[HEX]                    | Register Name                                                                        | MSE   | 3    |                         |       |        |     |   | LSB |
| 30                         | BSEL Device Enable Register                                                          | -     | -    | -                       | -     | -      | -   | - | 0   |
| 60                         | Base Address High Register                                                           | 0     | 0    | 0                       | 0     | 0      | 0   | 0 | 0   |



۰.

| 61                                                     | Base Address Low Register       | 0             | 0          | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
|--------------------------------------------------------|---------------------------------|---------------|------------|---|---|---|---|---|---|--|--|
| F0                                                     | Watchdog Timer Enable Register  | -             | -          | - | - | - | - | - | 1 |  |  |
| F2                                                     | BUS Manual Register             | 0             | 0          | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| F3                                                     | Key Data Register               | 0             | 0          | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| F4                                                     | BUSIN Status Register           | -             | -          | - | - | - | - | - | - |  |  |
| F5                                                     | WDT Unit Select Register        | -             | 0          | - | 0 | 0 | 0 | 0 | 0 |  |  |
| F6                                                     | WDT Count Register              | 0             | 0          | 0 | 0 | 1 | 0 | 1 | 0 |  |  |
| F7                                                     | Watchdog Timer PME Register     | 0             | 0          | 0 | - | - | - | - | 0 |  |  |
| PME and ACPI Device Configuration Registers (LDN CR0A) |                                 |               |            |   |   |   |   |   |   |  |  |
| Register                                               |                                 | Default Value |            |   |   |   |   |   |   |  |  |
| 0x[HEX]                                                | Register Name                   | MSB           |            |   |   |   |   |   |   |  |  |
| 30                                                     | PME Device Enable Register      | -             | -          | - | - | - | - | - | 0 |  |  |
| F0                                                     | PME Event Enable Register 1     | -             | 0          | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| F1                                                     | PME Event Enable Register 2     | -             | -          | - | - | - | 0 | 0 | 0 |  |  |
| F2                                                     | PME Event Status Register 1     | -             | -          | - | - | - | - | - | - |  |  |
| F3                                                     | PME Event Status Register 2     | -             | -          | - | - | - | - | - | - |  |  |
| F4                                                     | Keep Last State Select Register | 0             | 0          | 0 | 0 | 0 | 1 | 1 | 0 |  |  |
| F5                                                     | VDDOK Delay Select Register     | 0             | 0          | 0 | 1 | 1 | 1 | 0 | 0 |  |  |
| F6                                                     | PCIRST Control Register         | 0             | 0          | - | 1 | 1 | 1 | 1 | 1 |  |  |
| F7                                                     | Power Sequence Control Register | 1             | 0          | 0 | 0 | 0 | 1 | 1 | 0 |  |  |
| F8                                                     | LED VCC Control Register        | \$ <u>{</u> ( | -/         | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| F9                                                     | LED VSB Control Register        | -             | <u> -/</u> | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| FE                                                     | RI De-bounce Select Register    | -             |            | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| FF                                                     | ACPI Test Mode Register         | 0             | 0          | 0 | 0 | 0 | 0 | 0 | 0 |  |  |

#### 6.1 Global Control Registers

#### 6.1.1 Software Reset Register — Index 02h

| Bit | Name     | R/W | Default | Description                                                      |
|-----|----------|-----|---------|------------------------------------------------------------------|
| 7-1 | Reserved | -   | -       | Reserved                                                         |
| 0   | SOFT_RST | R/W | 0       | Write 1 to reset the register and device powered by VDD ( VCC ). |

C

#### 6.1.2 Logic Device Number Register (LDN) — Index 07h

| Bit Name R/W Defau |
|--------------------|
|--------------------|



## 2

### F71869

|     |     |     |     | 00h: Select FDC device configuration registers.              |
|-----|-----|-----|-----|--------------------------------------------------------------|
|     |     |     |     | 01h: Select UART 1 device configuration registers.           |
|     |     |     |     | 02h: Select UART 2 device configuration registers.           |
|     |     |     |     | 03h: Select Parallel Port device configuration registers.    |
| 7-0 | LDN | R/W | 00h | 04h: Select Hardware Monitor device configuration registers. |
|     |     |     |     | 05h: Select KBC device configuration registers.              |
|     |     |     |     | 06h: Select GPIO device configuration registers.             |
|     |     |     |     | 07h: Select BSEL device configuration registers.             |
|     |     |     |     | 0ah: Select PME & ACPI device configuration registers.       |

#### 6.1.3 Reserved — Index 20h~24h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-0 | Reserved | R   | - 1     | Reserved    |

### 6.1.4 UART IRQ Sharing Register — Index 26h

| Bit | Name        | R/W | Default | Description                                                                                                                                  |
|-----|-------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CLK24M_SEL  | R/W |         | 0: CLKIN is 48MHz<br>1: CLKIN is 24MHz                                                                                                       |
| 6-3 | Reserved    | -   |         | Reserved.                                                                                                                                    |
| 2   | TX_DEL_1BIT | R/W | 0       | <ul><li>0: UART transmits data immediately after writing THR.</li><li>1: UART transmits data delay one bit time after writing THR.</li></ul> |
| 1   | IRQ_MODE    | R/W | 0       | 0: PCI IRQ sharing mode (low level).<br>1: ISA IRQ sharing mode (low pulse).                                                                 |
| 0   | IRQ_SHAR    | R/W | 0       | 0: disable IRQ sharing of two UART devices.<br>1: enable IRQ sharing of two UART devices.                                                    |

#### 6.1.5 Configuration Port Select Register — Index 27h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-5 | Reserved | -   | -       | Reserved.   |





•

|     |            |       |   | 0: The configuration register port is 2E/2F.                       |
|-----|------------|-------|---|--------------------------------------------------------------------|
| 4   | PORT 4E EN | R/W   | _ | 1: The configuration register port is 4E/4F.                       |
|     |            | 10.00 |   | This register is power on trapped by SOUT1/ Config4E_2E. Pull down |
|     |            |       |   | to select port 2E/2F.                                              |
| 3-2 | Reserved   | -     | - | Reserved.                                                          |
|     | Y,         |       |   | This bit is the pin status of BITSEL_GPIO pin.                     |
| 1   | BSEL_EN    | R     | - | 0: Disable BSEL functions and enable GPIO6.                        |
|     |            |       |   | 1: Enable BSEL functions and disable GPIO6.                        |
|     |            |       |   | This bit is the pin status of TIMING_GPIO pin.                     |
| 0   | TIMING_EN  | R     | - | 0: Disable power sequence control.                                 |
|     |            |       |   | 1: Enable power sequence control.                                  |

### 6.1.6 Multi-Function Select Register 1—Index 28h (Powered by VSB3V)

| Bit | Name       | R/W | Default | Description                                                                                                                                                          |
|-----|------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved   | R/W | 0       | Reserved                                                                                                                                                             |
| 5   | PWR_ST1_EN | R/W |         | 0:ST1/GPIO05/WDTRST# functions as GPIO05/WDTRST#<br>determined by GPIO05_EN.<br>1: ST1/GPIO05/WDTRST# functions as ST1.                                              |
| 4   | PWR_ST2_EN | R/W | 1       | 0:ST2/SLOTOCC#/GPIO04 functions as SLOTOCC#/GPIO04<br>determined by GPIO04_EN.<br>1: ST2/SLOTOCC#/GPIO04 functions as ST2.                                           |
| 3   | GPIO05_EN  | R/W | 1       | <ul> <li>0: ST1/GPIO05/WDTRST# functions as WDTRST if PWR_ST1_EN is not set.</li> <li>1: ST1/GPIO05/WDTRST# functions as GPIO05 is PWR_ST1_EN is not set.</li> </ul> |
| 2   | GPIO04_EN  | R/W | 0       | 0:ST2/SLOTOCC#/GPIO04 functions as SLOTOCC# if<br>PWR_ST2_EN is not set.<br>1: ST2/SLOTOCC#/GPIO04 functions as GPIO04 if PWR_ST2_EN is<br>not set.                  |
| 1-0 | Reserved   | R/W | 0       | Reserved                                                                                                                                                             |





•

#### 6.1.7 Multi-Function Select Register 2 — Index 29h (Powered by VSB3V)

| Bit                          | Name      | R/W    | Default | Description                                                        |
|------------------------------|-----------|--------|---------|--------------------------------------------------------------------|
|                              |           |        |         | CPU_PWRGD/GPIO17function select.                                   |
| 7                            | GPIO17_EN | R/W    | 0       | 0: The pin function is CPU_PWRGD.                                  |
|                              |           |        |         | 1: The pin function is GPIO17.                                     |
|                              |           |        |         | GPIO16/LED_VCC function select.                                    |
| 6                            | GPIO16_EN | R/W    | 1       | 0: The pin function is LED_VCC.                                    |
|                              |           |        |         | 1: The pin function is GPIO16.                                     |
|                              |           |        |         | GPIO15/LED_VSB/ALERT# function select.                             |
|                              |           |        |         | If LED_VSB_EN is set, the ping function is LED_VSB, otherwise the  |
| 5                            | GPIO15_EN | R/W    | 1       | pin function is determined by this bit:                            |
| $\boldsymbol{\triangleleft}$ |           | R      |         | 0: The pin function is ALERT#.                                     |
|                              |           |        |         | 1: The pin function is GPIO15.                                     |
|                              |           | 1      |         | WDTRST#/GPIO14 function select.                                    |
| 4                            | GPIO14_EN | R/W    | 0       | 0: The pin function is WDTRST#.                                    |
|                              |           | $\vee$ |         | 1: The pin function is GPIO14.                                     |
|                              | l         |        | 15      | ATX_PWRGDSW/GPIO13/BEEP function select.                           |
|                              |           |        |         | If ATX_PWRGDSW_EN is set , the ping function is ATX_PWRGDSW,       |
| 3                            | GPIO13_EN | R/W    | 1       | otherwise the pin function is determined by this bit:              |
|                              |           |        |         | 0: The pin function is BEEP.                                       |
|                              |           |        |         | 1: The pin function is GPIO13.                                     |
|                              |           |        |         | RSTCON#/GPIO12 function select.                                    |
| 2                            | GPIO12_EN | R/W    | 1       | 0: The pin function is RSTCON#.                                    |
|                              |           |        |         | 1: The pin function is GPIO12.                                     |
|                              |           |        |         | PCIRST5#/GPIO11/IBX_SDA function select.                           |
|                              |           |        |         | If IBX_ALT_EN is set , the ping function is IBX_SDA, otherwise the |
| 1                            | GPIO11_EN | R/W    | 1       | pin function is determined by this bit:                            |
|                              |           |        |         | 0: The pin function is PCIRST5#.                                   |
|                              |           |        |         | 1: The pin function is GPIO11.                                     |





|   |           |     |   | PCIRST4#/GPIO10/IBX_SCL function select.                               |  |  |
|---|-----------|-----|---|------------------------------------------------------------------------|--|--|
|   |           |     |   | If IBX_ALT_EN is set , the ping function is IBX_SCL, otherwise the pin |  |  |
| 0 | GPIO10_EN | R/W | 1 | function is determined by this bit:                                    |  |  |
|   |           |     |   | 0: The pin function is PCIRST4#.                                       |  |  |
|   |           |     |   | 1: The pin function is GPIO10.                                         |  |  |
|   |           |     |   |                                                                        |  |  |

#### 6.1.8 Multi-Function Select Register 3 — Index 2Ah (Powered by VSB3V)

| Bit | Name               | R/W | Default | Description                                                                                                                                           |
|-----|--------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved           | R/W | 0       | Reserved                                                                                                                                              |
| 6   | IBX_ALT_EN         | R/W | 0       | Alternative IBX pin enable.<br>0: Disable IBX alternative pins.<br>1: Enable IBS alternative pins. See GPIO11_EN and GPIO10_EN for<br>detail.         |
| 5   | LED_VSB_EN         | R/W | 0       | 0: disable LED_VSB from GPIO15/LED_VSB/ALERT#<br>1: Enable LED_VSB from GPIO15/LED_VSB_ALERT#.                                                        |
| 4   | RSTCON_PIN_EN      | R/W | 0       | RSTCON# Enable Register:<br>0: The pin function of RSTCON#/GPIO12 is GPIO12.<br>1: The pin function of RSTCON#/GPIO12 is RSTCON#.                     |
| 3   | ATX_<br>PWRGDSW_EN | R/W | 1       | ATX_PWRGDSW Enable Register:<br>0: The pin function of ATX_PWRGDSW /GPIO13/BEEP is determined<br>by GPIO13_EN.<br>1: The pin function is ATX_PWRGDSW. |
| 2   | FDC_GP_EN          | R/W | 1       | Set "1" will disable FDC and change the FDC pins to GPIOs.                                                                                            |
| 1   | UR2_GP_EN2         | R/W | 1       | Set "1" will change UART2 Modem control pins to GPIOs.                                                                                                |
| 0   | UR2_GP_EN1         | R/W | 1       | Set "1" will change UART2 SIN/SOUT pins to GPIOs.<br>Set UR2_GP_EN1 and UR2_GP_EN2 will also disable UART2.                                           |

#### 6.1.9 Multi-Function Select Register 4 — Index 2Bh (Powered by VSB3V)

| Bit Name R/W Default Description |  |
|----------------------------------|--|
|----------------------------------|--|





•

|          |           |     |     | PSON#/GPIO47 function select.    |
|----------|-----------|-----|-----|----------------------------------|
| 7        | GPIO47_EN | R/W | 0   | 0: The pin function is PSON#.    |
|          |           |     |     | 1: The pin function is GPIO47.   |
|          |           |     |     | PWSOUT#/GPIO46 function select.  |
| 6        | GPIO46_EN | R/W | 0   | 0: The pin function is PWSOUT#.  |
|          | Y         |     |     | 1: The pin function is GPIO46.   |
|          | 7         |     |     | PWSIN#/GPIO45 function select.   |
| 5        | GPIO45_EN | R/W | 0   | 0: The pin function is PWSIN#.   |
|          |           |     |     | 1: The pin function is GPIO45.   |
|          |           |     |     | ATXPG_IN/GPIO44 function select. |
| 4        | GPIO44_EN | R/W | 0   | 0: The pin function is ATXPG_IN. |
|          |           | Ŕ   |     | 1: The pin function is GPIO44.   |
|          |           |     |     | GPIO43/IRRX function select.     |
| 3        | GPIO43_EN | R/W | 1   | 0: The pin function is IRRX.     |
|          |           |     |     | 1: The pin function is GPIO43.   |
|          |           | V   |     | GPIO42/IRTX function select.     |
| 2        | GPIO42_EN | R/W | 1 5 | 0: The pin function is IRTX.     |
|          |           |     |     | 1: The pin function is GPIO42.   |
|          |           |     |     | FANCTRL3/GPIO41 function select. |
| 1        | GPIO41_EN | R/W | 1   | 0: The pin function is FANCTRL3. |
|          |           |     |     | 1: The pin function is GPIO41.   |
|          |           |     |     | FANIN3/GPIO40 function select.   |
| 0        | GPIO40_EN | R/W | 1   | 0: The pin function is FANIN3.   |
|          |           |     |     | 1: The pin function is GPIO40.   |
| <u>ا</u> |           |     |     |                                  |

#### 6.1.10 VBAT Dummy Register — Index 2Ch (Powered by VBAT)

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-0 | Reserved | R/W | 0       | Reserved    |

#### 6.1.11 Wakeup Control Register — Index 2Dh (Powered by VBAT)





•

| ·   |               |            |    |                       |               |                                   |
|-----|---------------|------------|----|-----------------------|---------------|-----------------------------------|
| 7   | SLOT_PWR_SEL  | R/W        | 0  | 0: SLOTOCC# is pu     | III-up to VSB | 3V.                               |
|     |               |            |    | 1: SLOTOCC# is pu     | III-up to VBA | Г.                                |
| 6   | VSBOK_HYS_DIS | R/W        | 0  | Set "1" to disable V  | SBOK hyster   | esis.                             |
| 5   | VSBOK_LEVEL   | R/W        | 1  | 0: The VSB3V Powe     | er good level | is 3.05V typically.               |
| J   | 5 _SEL        | 10.00      | I  | 1: The VSB3V Powe     | er good level | is 2.8V typically                 |
| 4   | KEY_SEL_ADD   | R/W        | 0  | This bit is added to  | add more wa   | keup key function.                |
| 3   | WAKEUP_EN     | R/W        | 1  | 0: disable keyboard   | /mouse wake   | eup.                              |
| 5   | WAREON_EN     |            | I  | 1: enable keyboard/   | mouse wake    | up.                               |
|     |               | $\bigcirc$ |    | This registers selec  | t the keyboa  | rd wake up key. Accompanying with |
|     |               | -/         |    | KEY_SEL_ADD, the      | ere are eight | wakeup keys:                      |
|     |               | Y,         |    | KEY_SEL_ADD           | KEY_SEL       | Wakeup Key                        |
|     |               | 2          |    | 0                     | 00            | Ctrl + Esc                        |
|     |               |            |    | 0                     | 01            | Ctrl + F1                         |
| 2-1 | KEY_SEL       | R/W        | 00 | 0                     | 10            | Ctrl + Space                      |
|     |               |            |    | 0                     | 11            | Any Key                           |
|     |               |            |    | 1                     | 00            | Windows Wakeup                    |
|     |               |            |    | 1                     | 01            | Windows Power                     |
|     |               |            |    | 1                     | 10            | Ctrl + Alt + Space                |
|     |               |            |    | 1                     | 11            | Space                             |
|     |               | R/W        |    | This register selects | the mouse v   | wake up key.                      |
| 0   | MO_SEL        |            | 0  | 0: Wake up by click   |               | $\langle \rangle \rangle$         |
|     |               |            |    | 1: Wake up by click   | and moveme    | ent.                              |

#### 6.1.12 Reserved — Index 2Eh ~ 2Fh

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-0 | Reserved | R/W | 0       | Reserved    |





#### 6.2 FDC Registers (CR00)

#### 6.2.1 FDC Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description     |
|-----|----------|-----|---------|-----------------|
| 7-1 | Reserved | -   | -       | Reserved        |
| 0   | FDC EN   |     | R/W 1   | 0: disable FDC. |
| U   | PDC_EN   |     | I       | 1: enable FDC.  |

#### 6.2.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                  |
|-----|--------------|-----|---------|------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 03h     | The MSB of FDC base address. |

#### 6.2.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                  |
|-----|--------------|-----|---------|------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | F0h     | The LSB of FDC base address. |

#### 6.2.4 IRQ Channel Select Register — Index 70h

| Bit | Name      | R/W | Default | Description                     |
|-----|-----------|-----|---------|---------------------------------|
| 7-4 | Reserved  | -   |         | Reserved.                       |
| 3-0 | SELFDCIRQ | R/W | 06h     | Select the IRQ channel for FDC. |

#### 6.2.5 DMA Channel Select Register — Index 74h

| Bit | Name      | R/W | Default | Description                     |
|-----|-----------|-----|---------|---------------------------------|
| 7-3 | Reserved  | -   | -       | Reserved.                       |
| 2-0 | SELFDCDMA | R/W | 010     | Select the DMA channel for FDC. |

#### 6.2.6 FDD Mode Register — Index F0h

| Bit | Name      | R/W | Default | Description                                                                                                        |
|-----|-----------|-----|---------|--------------------------------------------------------------------------------------------------------------------|
| 7   | FDC_SW_PD | R/W | 0       | Write "1" to software power down FDC.                                                                              |
| 6-5 | Reserved  | -   | -       | Reserved.                                                                                                          |
| 4   | FDC_SW_WP | R/W | 0       | Write "1" to this bit will force FDC to write protect. Otherwise, write protect is controlled by hardware pin WP#. |



۰.

|                    | F71869 |
|--------------------|--------|
| 00: Model 30 mode. |        |

| 2.0 |          | R/W  |      | 01: PS/2 mode.                   |
|-----|----------|------|------|----------------------------------|
| 3-2 | IF_MODE  | R/ W | W 11 | 10: Reserved.                    |
|     |          |      |      | 11: AT mode (default).           |
| 1   | FDMAMODE | R/W  | 1    | 0: enable burst mode.            |
|     | PDMAMODE |      |      | 1: non-busrt mode (default).     |
| 0   | EN3MODE  | R/W  | 0    | 0: normal floppy mode (default). |
| 0   | ENSWODE  |      |      | 1: enhanced 3-mode FDD.          |

#### 6.2.7 FDD Drive Type Register — Index F2h

| Bit | Name     | R/W | Default | Description     |
|-----|----------|-----|---------|-----------------|
| 7-2 | Reserved |     | -       | Reserved.       |
| 1-0 | FDD_TYPE | R/W | 11      | FDD drive type. |

#### 6.2.8 FDD Selection Register — Index F4h

| Bit | Name     | R/W | Default | Description                                |
|-----|----------|-----|---------|--------------------------------------------|
| 7-5 | Reserved | V-/ |         | Reserved.                                  |
|     |          |     | ]7      | Data rate table select, refer to table A.  |
|     |          |     |         | 00: select regular drives and 2.88 format. |
| 4-3 | FDD_DRT  | R/W | 00      | 01: 3-mode drive.                          |
|     |          |     |         | 10: 2 mega tape.                           |
|     |          |     |         | 11: reserved.                              |
| 2   | Reserved | -   | -       | Reserved.                                  |
| 1-0 | FDD_DT   | R/W | 00      | Drive type select, refer to table B.       |
|     |          |     |         |                                            |
|     |          |     |         |                                            |

#### TABLE A

| Data Rate Table Select |            | Data Rate |           | Selected Data Rate |      | DENSEL |
|------------------------|------------|-----------|-----------|--------------------|------|--------|
| FDD_DRT[1]             | FDD_DRT[0] | DATARATE1 | DATARATE0 | MFM                | FM   |        |
|                        | 0          | 0         | 500K      | 250K               | 1    |        |
| 0                      | 0          | 0         | 1         | 300K               | 150K | 0      |
| U                      |            | 1         | 0         | 250K               | 125K | 0      |
|                        |            | 1         | 1         | 1Meg               |      | 1      |





| 0 1 |   | 0 | 0 | 500K | 250K | 1 |
|-----|---|---|---|------|------|---|
|     | 1 | 0 | 1 | 500K | 250K | 0 |
| 0   | I | 1 | 0 | 250K | 125K | 0 |
| 4   |   | 1 | 1 | 1Meg |      | 1 |
|     | 0 | 0 | 0 | 500K | 250K | 1 |
| 1   |   | 0 | 1 | 2Meg |      | 0 |
|     |   | 1 | 0 | 250K | 125K | 0 |
|     |   | 1 | 1 | 1Meg |      | 1 |
|     |   |   |   |      |      |   |

#### TABLE B

| Drive   | Туре    | DRVDEN0   | Remark          |  |  |
|---------|---------|-----------|-----------------|--|--|
| FDD_DT1 | FDD_DT0 |           | . comunic       |  |  |
|         | 0       | DENSEL    | 4/2/1 MB 3.5"   |  |  |
| 0       |         |           | 2/1 MB 5.25"    |  |  |
| U       |         |           | 1/1.6/1 MB 3.5" |  |  |
|         |         |           | (3-Mode)        |  |  |
| 0       | 1       | DATARATE1 |                 |  |  |
| 1       | 0       | DENSEL#   |                 |  |  |
| 1       |         | DATARATE0 |                 |  |  |

### 6.3 UART1 Registers (CR01)

#### 6.3.1 UART 1 Device Enable Register — Index 30h

(h)

| Bit | Name     | R/W | Default | Description                             |
|-----|----------|-----|---------|-----------------------------------------|
| 7-1 | Reserved | -   | -       | Reserved                                |
| 0   | UR1_EN   | R/W | 1       | 0: disable UART 1.<br>1: enable UART 1. |

#### 6.3.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                     |
|-----|--------------|-----|---------|---------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 03h     | The MSB of UART 1 base address. |

#### 6.3.3 Base Address Low Register — Index 61h

| Bit | Name | R/W | Default | Description |
|-----|------|-----|---------|-------------|
|-----|------|-----|---------|-------------|





| 7-0 | BASE_ADDR_LO | R/W | F8h | The LSB of UART 1 base address. |
|-----|--------------|-----|-----|---------------------------------|
|-----|--------------|-----|-----|---------------------------------|

#### 6.3.4 IRQ Channel Select Register — Index 70h

| Bit | Name      | R/W | Default | Description                        |
|-----|-----------|-----|---------|------------------------------------|
| 7-4 | Reserved  | -   | -       | Reserved.                          |
| 3-0 | SELUR1IRQ | R/W | 4h      | Select the IRQ channel for UART 1. |

#### 6.3.5 RS485 Enable Register — Index F0h

| Bit | Name      | R/W    | Default | Description                                                                      |
|-----|-----------|--------|---------|----------------------------------------------------------------------------------|
| 7-6 | Reserved  | $\geq$ |         | Reserved.                                                                        |
| 5   | RS485_INV | 5      |         | Write "1" will invert the RTS# if RS485_EN is set.                               |
| 4   | RS485_EN  | R/W    | 0       | 0: RS232 driver.<br>1: RS485 driver. Auto drive RTS# low when transmitting data. |
| 3-0 | Reserved  |        | -       | Reserved.                                                                        |

#### 6.4 UART2 Registers (CR02)

#### 6.4.1 UART 2 Device Enable Register — Index 30h

| Bit | Name     | R/W | Default |                                         | Description |
|-----|----------|-----|---------|-----------------------------------------|-------------|
| 7-1 | Reserved | -   | I       | Reserved                                |             |
| 0   | UR2_EN   | R/W | 1       | 0: disable UART 2.<br>1: enable UART 2. |             |

#### 6.4.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                     |  |
|-----|--------------|-----|---------|---------------------------------|--|
| 7-0 | BASE_ADDR_HI | R/W | 02h     | The MSB of UART 2 base address. |  |

#### 6.4.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                     |
|-----|--------------|-----|---------|---------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | F8h     | The LSB of UART 2 base address. |

#### 6.4.4 IRQ Channel Select Register — Index 70h

| Bit Name R/W Default | Description |
|----------------------|-------------|
|----------------------|-------------|





| 7-4 | Reserved  | -   | -  | Reserved.                          |
|-----|-----------|-----|----|------------------------------------|
| 3-0 | SELUR2IRQ | R/W | 3h | Select the IRQ channel for UART 2. |

#### 6.4.5 RS485 Enable Register — Index F0h

| Bit | Name      | R/W | Default | Description                                                       |
|-----|-----------|-----|---------|-------------------------------------------------------------------|
| 7-6 | Reserved  | -   | -       | Reserved.                                                         |
| 5   | RS485_INV | -   | -       | Write "1" will invert the RTS# if RS485_EN is set.                |
| 4   | RS485 EN  | R/W | 0       | 0: RS232 driver.                                                  |
| 4   | K3403_EN  |     | 0       | 1: RS485 driver. Auto drive RTS# low when transmitting data.      |
|     |           |     |         | 0: No reception delay when SIR is changed form TX to RX.          |
| 3   | RXW4C_IR  | R/W | 0       | 1: Reception delays 4 characters time when SIR is changed form TX |
|     |           | -/  | 1       | to RX.                                                            |
|     |           | VJ  |         | 0: No transmission delay when SIR is changed form RX to TX.       |
| 2   | TXW4C_IR  | R/W | 0       | 1: Transmission delays 4 characters time when SIR is changed form |
|     |           |     |         | RX to TX.                                                         |
| 1-0 | Reserved  | 1-  | _       | Reserved.                                                         |

#### 6.4.6 SIR Mode Control Register — Index F1h

| Bit | Name     | R/W | Default | Description                                                                                                                                                                                  |  |
|-----|----------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | Reserved |     | ]-/     | Reserved.                                                                                                                                                                                    |  |
| 6   | Reserved | -   | G       | Reserved.                                                                                                                                                                                    |  |
| 5   | Reserved | -   | -       | Reserved.                                                                                                                                                                                    |  |
| 4-3 | IRMODE   | R/W | 00      | <ul> <li>00: disable IR function.</li> <li>01: disable IR function.</li> <li>10: IrDA function, active pulse is 1.6uS.</li> <li>11: IrDA function, active pulse is 3/16 bit time.</li> </ul> |  |
| 2   | HDUPLX   | R/W | 1       | 0: SIR is in full duplex mode for loopbak test. TXW4C_IR and<br>RXW4C_IR are of no use.<br>1: SIR is in half duplex mode.                                                                    |  |
| 1   | TXINV_IR | R/W | 0       | 0: IRTX is in normal condition.<br>1: inverse the IRTX.                                                                                                                                      |  |
| 0   | RXINV_IR | R/W | 0       | 0: IRRX is in normal condition.<br>1: inverse the IRRX.                                                                                                                                      |  |





#### 6.5 Parallel Port Register (CR03)

#### 6.5.1 Parallel Port Device Enable Register — Index 30h

| Bit | Name     | R/W  | Default | Description               |
|-----|----------|------|---------|---------------------------|
| 7-1 | Reserved | -    | -       | Reserved                  |
|     | PRT EN   | R/W  |         | 0: disable Parallel Port. |
| 0   | PRI_EN   | R/VV | I       | 1: enable Parallel Port.  |

#### 6.5.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                            |
|-----|--------------|-----|---------|----------------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 03h     | The MSB of Parallel Port base address. |

#### 6.5.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                            |
|-----|--------------|-----|---------|----------------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | 78h     | The LSB of Parallel Port base address. |

#### 6.5.4 IRQ Channel Select Register — Index 70h

| Bit | Name      | R/W | Default | Description                               |
|-----|-----------|-----|---------|-------------------------------------------|
| 7-5 | Reserved  | -   | C       | Reserved.                                 |
| 3-0 | SELPRTIRQ | R/W | 7h      | Select the IRQ channel for Parallel Port. |

#### 6.5.5 DMA Channel Select Register — Index 74h

| Bit | Name         | R/W | Default | Description                                         |
|-----|--------------|-----|---------|-----------------------------------------------------|
| 7-5 | Reserved     | -   | -       | Reserved.                                           |
| 4   | ECP_DMA_MODE | R/W |         | 0: non-burst mode DMA.<br>1: enable burst mode DMA. |
| 3   | Reserved     | -   | -       | Reserved.                                           |
| 2-0 | SELPRTDMA    | R/W | 011     | Select the DMA channel for Parallel Port.           |

#### 6.5.6 PRT Mode Select Register — Index F0h

| Bit Name R/W Defau | Description |
|--------------------|-------------|
|--------------------|-------------|





|     |              |                   |                | Interrupt mode in non-ECP mode.            |
|-----|--------------|-------------------|----------------|--------------------------------------------|
| 7   | SPP_IRQ_MODE | R/W               | 0              | 0: Level mode.                             |
|     |              |                   |                | 1: Pulse mode.                             |
| 6-3 | ECP_FIFO_THR | R/W               | 1000           | ECP FIFO threshold.                        |
|     |              |                   |                | 000: Standard and Bi-direction (SPP) mode. |
|     |              |                   |                | 001: EPP 1.9 and SPP mode.                 |
|     |              |                   |                | 010: ECP mode (default).                   |
| 2-0 | PRT MODE     | R/W               | 010            | 011: ECP and EPP 1.9 mode.                 |
| 2-0 | FRI_WODE     |                   | 010            | 100: Printer mode.                         |
|     |              | $\langle \rangle$ |                | 101: EPP 1.7 and SPP mode.                 |
|     |              |                   | 110: Reserved. |                                            |
|     |              | - /               |                | 111: ECP and EPP1.7 mode.                  |

#### 6.6 Hardware Monitor Registers (CR04)

#### 6.6.1 Hardware Monitor Configuration Registers — Index 30h

| Bit | Name     | R/W       | Default | Description                                                 |
|-----|----------|-----------|---------|-------------------------------------------------------------|
| 7-1 | Reserved | <u> -</u> |         | Reserved                                                    |
| 0   | HM_EN    | R/W       |         | 0: disable Hardware Monitor.<br>1: enable Hardware Monitor. |

#### 6.6.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                               |
|-----|--------------|-----|---------|-------------------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 02h     | The MSB of Hardware Monitor base address. |

#### 6.6.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                               |  |
|-----|--------------|-----|---------|-------------------------------------------|--|
| 7-0 | BASE_ADDR_LO | R/W | 95h     | The LSB of Hardware Monitor base address. |  |

#### 6.6.4 IRQ Channel Select Register — Index 70h

| Bit | Name     | R/W | Default | Description                                  |
|-----|----------|-----|---------|----------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                    |
| 3-0 | SELHMIRQ | R/W | 0000    | Select the IRQ channel for Hardware Monitor. |





Before the device registers, the following is a register map order which shows a summary of all registers. Please refer each one register if you want more detail information.

- Register CR01 ~ CR03  $\rightarrow$  Configuration Registers
- Register CR0A ~ CR0F  $\rightarrow$  PECI/SST/TSI Control Register
- Register CR10 ~ CR4F → Voltage Setting Register
- Register CR60 ~ CR8E → Temperature Setting Register
- Register CR90 ~ CRDF → Fan Control Setting Register
  - →Fan1 Detail Setting CRA0 ~ CRAF
  - →Fan2 Detail Setting CRB0 ~ CRBF
  - →Fan3 Detail Setting CRC0 ~ CRCF

#### 6.6.5 Configuration Register — Index 01h

| Bit | Name       | R/W | Default | Description                                                                                                       |
|-----|------------|-----|---------|-------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved   | - < | 0       | Reserved                                                                                                          |
| 2   | POWER_DOWN | R/W | 0       | Hardware monitor function power down.                                                                             |
| 1   | FAN_START  | R/W | 1       | Set one to enable startup of fan monitoring operations; a zero puts the part in standby mode.                     |
| 0   | V_T_START  | R/W |         | Set one to enable startup of temperature and voltage monitoring operations; a zero puts the part in standby mode. |

#### 6.6.6 Configuration Register — Index 02h

| Bit | Name         | R/W | Default | Description                                                                                                                                                                                                      |
|-----|--------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved     | R/W | 0       | Dummy register.                                                                                                                                                                                                  |
| 6   | CASE_BEEP_EN | R/W | 0       | 0: Disable case open event output via BEEP.<br>1: Enable case open event output via BEEP.                                                                                                                        |
| 5-4 | OVT_MODE     | R/W | 0       | 00: The OVT# will be low active level mode.<br>01: The OVT# will be high active level mode.<br>10: The OVT# will indicate by 1Hz LED function.<br>11: The OVT# will indicate by (400/800HZ) BEEP output.         |
| 3   | Reserved     | R/W | 0       | Dummy register.                                                                                                                                                                                                  |
| 2   | CASE_SMI_EN  | R/W | 0       | 0: Disable case open event output via PME.<br>1: Enable case open event output via PME.                                                                                                                          |
| 1-0 | ALERT_MODE   | R/W | 0       | 00: The ALERT# will be low active level mode.<br>01: The ALERT# will be high active level mode.<br>10: The ALERT# will indicate by 1Hz LED function.<br>11: The ALERT# will indicate by (400/800HZ) BEEP output. |





#### 6.6.7 Configuration Register — Index 03h

| Bit | Name     | R/W | Default | Description                                                                                            |
|-----|----------|-----|---------|--------------------------------------------------------------------------------------------------------|
| 7-1 | Reserved | R/W | 0       | Reserved                                                                                               |
| 0   | CASE_STS | R/W | 0       | Case open event status. Write 1 to clear if case open event cleared.<br>(This bit is powered by VBAT.) |

#### 6.6.8 Configuration Register — Index 08h

| Bit | Name       | R/W | Default | Description                                                      |
|-----|------------|-----|---------|------------------------------------------------------------------|
|     |            |     |         | When AMD TSI or Intel PCH SMBus is enabled, this byte is used as |
| 7-1 | SMBUS_ADDR | R/W | 7'h26   | SMBUS_ADDR. SMBUS_ADDR[7:1] is the slave address sent by the     |
|     |            |     |         | embedded master to fetch the temperature.                        |
| 0   | Reserved   |     | -       | Reserved                                                         |

#### 6.6.9 Configuration Register — Index 09h

| Bit | Name     | R/W | Default | Description                                                                                     |
|-----|----------|-----|---------|-------------------------------------------------------------------------------------------------|
| 7-1 | I2C_ADDR | R/W | 0       | I2C_ADDR[7:1] is the slave address sent by the embedded master when using a block write command |
| 0   | Reserved | R/W | 0       | Reserved                                                                                        |

#### 6.6.10 Configuration Register — Index 0Ah

| Bit | Name        | R/W   | Default | Description                          |
|-----|-------------|-------|---------|--------------------------------------|
| 7   | BETA_EN     | R/W   | 0       | 0: disable the T1 beta compensation. |
|     |             |       |         | 1: enable the T1 beta compensation.  |
| 6   | INTEL_MODEL | R/W   | 1       | 0: AMD model.                        |
| Ŭ   |             | 10.00 | •       | 1: Intel model.                      |
| 5-4 | Reserved    | -     | 0       | Reserved.                            |
|     |             |       |         | PECI (Vtt) voltage select.           |
|     |             |       |         | 00: Vtt is 1.23V                     |
| 3-2 | VTT_SEL     | R/W   | 0       | 01: Vtt is 1.13V                     |
|     |             |       |         | 10: Vtt is 1.00V                     |
|     |             |       |         | 11: Vtt is 1.00V                     |

۰.

F71869



|              |                   |           |        |                                               |                                                                    |                                                      |                            |                  | -                         |       |
|--------------|-------------------|-----------|--------|-----------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------|----------------------------|------------------|---------------------------|-------|
|              |                   |           |        | PCI_RST<br>1: Enable<br>PCI_RST<br>This bit a | <sup>-</sup> 4#/PCI_<br>the TSI<br><sup>-</sup> 4#/PCI_<br>ccompar | RST5# pir<br>function v<br>RST5# pir<br>nies with IN | ia PECI/PECI_              | _req#<br>., Ibx_ | <sup>¢</sup> or<br>ALT_EN | _     |
| 1            | TSI_EN            | R/W       | 0      | INTEL                                         | TSI_                                                               | PECI_                                                | IBX_ALT_                   | PE               | AMD                       | Intel |
|              |                   |           |        | _MOD                                          | EN                                                                 | EN                                                   | EN                         | CI               | TSI                       | PCH   |
|              |                   |           |        | EL                                            |                                                                    |                                                      |                            |                  |                           | SMBus |
|              |                   |           |        | 0                                             | 0                                                                  | Х                                                    | Х                          | Ν                | N                         | Ν     |
|              |                   | 2         |        | 0                                             | 1                                                                  | Х                                                    | Х                          | Ν                | Y                         | Ν     |
| $\checkmark$ |                   |           |        | 1                                             | 0                                                                  | 1                                                    | Х                          | Y                | Ν                         | Ν     |
|              |                   |           |        | 1                                             | 1                                                                  | 1                                                    | 1                          | Y                | N                         | Y     |
|              |                   | $\lambda$ |        | 1                                             | 1                                                                  | 0                                                    | Х                          | Ν                | Ν                         | Y     |
| 0            | PECI_EN           | R/W       | 0      |                                               |                                                                    |                                                      | PECI/PECI_F<br>PECI/PECI_R |                  |                           |       |
| 6.6.11       | Configuration Reg | gister    | _Index | 0Bh                                           |                                                                    | Ż                                                    | $\mathbf{Y}$               |                  |                           |       |

#### 6.6.11 Configuration Register — Index 0Bh

| Bit | Name       | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|-----|------------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7-4 | CPU_SEL    | R/W | 0       | Select the Intel CPU socket number.<br>0000: no CPU presented. PECI host will use Ping() command to find<br>CPU address.<br>0001: CPU is in socket 0, i.e. PECI address is 0x30.<br>0010: CPU is in socket 0, i.e. PECI address is 0x31.<br>0100: CPU is in socket 0, i.e. PECI address is 0x32.<br>1000: CPU is in socket 0, i.e. PECI address is 0x33.<br>Others are reserved. |  |  |
| 3-1 | Reserved   | -   | 0       | Reserved.                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 0   | DOMAIN1_EN | R/W | 0       | If the CPU is selected as dual core. Set this register 1 to read the temperature of domain1.                                                                                                                                                                                                                                                                                     |  |  |



#### 6.6.12 Configuration Register — Index 0Ch

| Bit    | Name     | R/W | Default | Description                                                    |
|--------|----------|-----|---------|----------------------------------------------------------------|
|        |          |     |         | TCC Activation Temperature.                                    |
|        |          |     |         | When PECI is enabled, the absolute value of CPU temperature is |
| 7-0    | TCC_TEMP | R/W | 8'h55   | calculated by the equation:                                    |
|        | ///      |     |         | CPU_TEMP = TCC_TEMP + PECI Reading.                            |
| $\sim$ | 7-       |     |         | The range of this register is -128 ~ 127.                      |

#### 6.6.13 Configuration Register — Index 0Dh

| Bit | Name       | R/W | Default | Description                                                      |
|-----|------------|-----|---------|------------------------------------------------------------------|
|     |            |     |         | TSI Temperature offset for CPU                                   |
| 7-0 | TSI_OFFSET | R/W |         | When AMD TSI or Intel PCH SMBus is enabled, this byte is used as |
|     |            | Ŕ   |         | the offset to be added to the temperature reading of CPU.        |

#### 6.6.14 Configuration Register — Index 0Fh

| Bit | Name         | R/W | Default | Description                                                                                                                    |
|-----|--------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved     | F   | 0       | Reserved.                                                                                                                      |
| 5   | PECI_REQ_EN  | R/W | 1 ~     | 0: disable the PECI_REQ# function.<br>1: Enable the PECI_REQ# function.                                                        |
| 4-2 | Reserved     | -   | 0       | Reserved.                                                                                                                      |
| 1-0 | DIG_RATE_SEL | R/W | 0       | Digital temperatures monitoring rate for PECI, AMD TSI, or Intel PCH SMBus. The rate is calculated by 20Hz/(DIG_RATE_SEL + 1). |

#### 6.6.15 Over-Voltage Shut Down Enable Register — Index 10h

| Bit | Name      | R/W | Default | Description                             |
|-----|-----------|-----|---------|-----------------------------------------|
| 7   | Reserved  | -   | 0       | Reserved.                               |
| 6   | V6_OVP_EN | R/W | 0       | Over-voltage shut down enable for VIN6  |
| 5   | V5_OVP_EN | R/W | 0       | Over-voltage shut down enable for VIN5  |
| 4-1 | Reserved  | -   | 0       | Reserved                                |
| 0   | V0_OVP_EN | R/W | 0       | Over-voltage shut down enable for VCC3V |

#### 6.6.16 Over-Voltage Status Register (Powered by VBAT) — Index 11h

| Bit | Name | R/W | Default | Description |
|-----|------|-----|---------|-------------|
|-----|------|-----|---------|-------------|



۰.

| 7-6 | Reserved  | -        | 0 | Reserved.                                                                                                                                                                                                                                                                                 |
|-----|-----------|----------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | V_EXC_OVV | R/W<br>C | 0 | This bit is over-voltage status. Once one of the monitored voltages (VCC3V, VIN5, VIN6) over its related over-voltage limits and its related over-voltage shut down enable bit is set, this bit will be set to 1. Write a 1 to this bit will clear it to 0. (This bit is powered by VBAT) |

#### 6.6.17 Voltage reading and limit—Index 20h- 4Fh

| Address | Attribute | Default Value | Description                                                                                               |
|---------|-----------|---------------|-----------------------------------------------------------------------------------------------------------|
| 20h     | R         |               | VCC3V reading. The unit of reading is 8mV.                                                                |
| 21h     | R         |               | VIN1 (Vcore) reading. The unit of reading is 8mV.                                                         |
| 22h     | R         | <u> </u>      | VIN2 reading. The unit of reading is 8mV.                                                                 |
| 23h     | R         |               | VIN3 reading. The unit of reading is 8mV.                                                                 |
| 24h     | R         |               | VIN4 reading. The unit of reading is 8mV.                                                                 |
| 25h     | R         |               | VIN5 reading. The unit of reading is 8mV.                                                                 |
| 26h     | R         | <b>&gt;</b> ( | VIN6 reading. The unit of reading is 8mV.                                                                 |
| 27h     | R         |               | VSB3V reading. The unit of reading is 8mV.                                                                |
| 28h     | R         |               | VBAT reading. The unit of reading is 8mV.                                                                 |
| 29~30h  | R         | FF            | Reserved                                                                                                  |
| 31h     | R/W       | FF            | VCC over-voltage limit (V0_OVV_LIMIT). The unit is 8mv. (This byte is powered by VBAT.) The unit is 9mV.  |
| 32~35h  | R         | FE_           | Reserved                                                                                                  |
| 36h     | R/W       | FF            | VIN5 over-voltage limit (V5_OVV_LIMIT). The unit is 8mv. (This byte is powered by VBAT.) The unit is 9mV. |
| 37h     | R/W       | FF            | VIN6 over-voltage limit (V6_OVV_LIMIT). The unit is 8mv. (This byte is powered by VBAT.) The unit is 9mV. |
| 38~4Fh  | R         | FF            | Reserved                                                                                                  |

#### **Temperature Setting**

#### 6.6.18 Temperature PME# Enable Register — Index 60h

| Bit | Name          | R/W | Default | Description                                                         |
|-----|---------------|-----|---------|---------------------------------------------------------------------|
| 7   | EN T3 OVT PME |     | 0       | If set this bit to 1, PME# signal will be issued when TEMP3 exceeds |
|     |               | R/W | 0       | OVT limit setting.                                                  |
| 6   |               |     | 0       | If set this bit to 1, PME# signal will be issued when TEMP2 exceeds |
| 0   | EN_T2_OVT_PME | R/W |         | OVT setting.                                                        |

2009 V1.1



### 

### F71869

| 5 |                | R/W                          | 0 | If set this bit to 1, PME# signal will be issued when TEMP1 exceeds |
|---|----------------|------------------------------|---|---------------------------------------------------------------------|
| 5 | EN_T1_OVT_PME  | R/W                          |   | OVT setting.                                                        |
| 4 | Reserved       | R/W                          | 0 | Reserved                                                            |
| 3 | EN T3 EXC PME  | R/W                          | 0 | If set this bit to 1, PME# signal will be issued when TEMP3 exceeds |
| 3 | EN_15_EXC_PIME | F(/ V V                      |   | high limit setting.                                                 |
| 2 | EN T2 EXC PME  | R/W                          | 0 | If set this bit to 1, PME# signal will be issued when TEMP2 exceeds |
| 2 | EN_12_EAC_FINE |                              |   | high limit setting.                                                 |
| 1 | EN T1 EXC PME  | R/W                          | 0 | If set this bit to 1, PME# signal will be issued when TEMP1 exceeds |
|   |                |                              |   | high limit setting.                                                 |
| 0 | Reserved       | R/W                          | 0 | Reserved                                                            |
|   |                | $\overline{\mathbf{\nabla}}$ |   |                                                                     |

#### 6.6.19 Temperature Interrupt Status Register — Index 61h

| Bit | Name       | R/W | Default | Description                                                                                                                                                             |
|-----|------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | T3_OVT_STS | R/W | 0       | This bit gets 1 to indicate TEMP3 temperature sensor has exceeded OVT limit or below the "OVT limit –hysteresis". Write 1 to clear this bit, and write 0 to ignore.     |
| 6   | T2_OVT_STS | R/W | °       | This bit gets 1 to indicate TEMP2 temperature sensor has exceeded OVT limit or below the "OVT limit –hysteresis". Write 1 to clear this bit, write 0 to ignore.         |
| 5   | T1_OVT_STS | R/W | 0       | This bit gets 1 to indicate TEMP1 temperature sensor has exceeded OVT limit or below the "OVT limit –hysteresis". Write 1 to clear this bit, write 0 to ignore.         |
| 4   | Reserved   | R/W | 0       | Reserved                                                                                                                                                                |
| 3   | T3_EXC_STS | R/W | 0       | This bit gets 1 to indicate TEMP3 temperature sensor has exceeded high limit or below the "high limit –hysteresis". Write 1 to clear this bit, write 0 to ignore.       |
| 2   | T2_EXC_STS | R/W |         | This bit gets 1 to indicate TEMP2 temperature sensor has exceeded high limit or below the "high limit –hysteresis" limit. Write 1 to clear this bit, write 0 to ignore. |
| 1   | T1_EXC_STS | R/W |         | This bit gets 1 to indicate TEMP1 temperature sensor has exceeded high limit or below the "high limit –hysteresis" limit. Write 1 to clear this bit, write 0 to ignore. |
| 0   | Reserved   | R/W | 0       | Reserved                                                                                                                                                                |





۰.

| Bit | Name     | R/W     | Default | Description                                                     |
|-----|----------|---------|---------|-----------------------------------------------------------------|
| 7   | T3 OVT   | R/W     | 0       | Set when the TEMP3 exceeds the OVT limit. Clear when the TEMP3  |
| 1   | 13_071   | FC/ V V | 0       | is below the "OVT limit –hysteresis" temperature.               |
| 6   | T2 OVT   | R/W     | 0       | Set when the TEMP2 exceeds the OVT limit. Clear when the TEMP2  |
| 0   | 12_011   | FC/ V V | 0       | is below the "OVT limit –hysteresis" temperature.               |
| 5   | T1 OVT   | R/W     | 0       | Set when the TEMP1 exceeds the OVT limit. Clear when the TEMP1  |
| 5   | 11_001   | FC/ V V | 0       | is below the "OVT limit –hysteresis" temperature.               |
| 4   | Reserved | R/W     | 0       | Reserved                                                        |
| 3   | T3 EXC   | R/W     | 0       | Set when the TEMP3 exceeds the high limit. Clear when the TEMP3 |
| 5   | IJ_EXO   |         | 0       | is below the "high limit –hysteresis" temperature.              |
| 2   | T2 EXC   | R/W     | 0       | Set when the TEMP2 exceeds the high limit. Clear when the TEMP2 |
|     | TZ_EXC   |         | 0       | is below the "high limit –hysteresis" temperature.              |
| 1   | T1_EXC   | R/W     | 0       | Set when the TEMP1 exceeds the high limit. Clear when the TEMP1 |
| 1   |          |         | U       | is below the "high limit –hysteresis" temperature.              |
| 0   | Reserved | R/W     | 0       | Reserved                                                        |

#### 6.6.20 Temperature Real Time Status Register — Index 62h

### 6.6.21 Temperature BEEP Enable Register — Index 63h

| 6.6.21 | 6.6.21 Temperature BEEP Enable Register — Index 63h |         |         |                                                                     |  |  |
|--------|-----------------------------------------------------|---------|---------|---------------------------------------------------------------------|--|--|
| Bit    | Name                                                | R/W     | Default | Description                                                         |  |  |
| 7      | EN_T3_                                              | R/W     | 0       | If set this bit to 1, BEEP signal will be issued when TEMP3 exceeds |  |  |
|        | OVT_BEEP                                            | 1011    | Č       | OVT limit setting.                                                  |  |  |
| 6      | EN_ T2_                                             | R/W     | 0       | If set this bit to 1, BEEP signal will be issued when TEMP2 exceeds |  |  |
| 0      | OVT_BEEP                                            |         | 0       | OVT limit setting.                                                  |  |  |
| 5      | EN_ T1_                                             |         | 0       | If set this bit to 1, BEEP signal will be issued when TEMP1 exceeds |  |  |
| 5      | OVT_BEEP                                            | R/W     |         | OVT limit setting.                                                  |  |  |
| 4      | Reserved                                            | R/W     | 0       | Reserved                                                            |  |  |
| 3      | EN_                                                 | R/W     | 0       | If set this bit to 1, BEEP signal will be issued when TEMP3 exceeds |  |  |
| 3      | T3_EXC_BEEP                                         | R/ VV   | 0       | high limit setting.                                                 |  |  |
| 2      | EN_                                                 | R/W     | 0       | If set this bit to 1, BEEP signal will be issued when TEMP2 exceeds |  |  |
| 2      | T2_EXC_BEEP                                         | R/ VV   |         | high limit setting.                                                 |  |  |
| 1      | EN_                                                 | R/W     | / _     | If set this bit to 1, BEEP signal will be issued when TEMP1 exceeds |  |  |
| 1      | T1_EXC_BEEP                                         | r(/ V V | 0       | high limit setting.                                                 |  |  |
| 0      | Reserved                                            | R/W     | 0       | Reserved                                                            |  |  |





۰.

### F71869

| Bit | Name           | R/W     | Default | Description                                                     |
|-----|----------------|---------|---------|-----------------------------------------------------------------|
| 7-6 | Reserved       | R/W     | 0       | Reserved                                                        |
|     |                |         |         | Select the source temperature for T1 OVT Limit.                 |
|     |                |         |         | 0: Select T1 to be compared to Temperature 1 OVT Limit.         |
|     |                |         |         | 1: Select CPU temperature from PECI to be compared to           |
| 5-4 | OVT_TEMP_SEL   | R/W     | 0       | Temperature 1 OVT Limit.                                        |
| 5-4 | OVI_TEIVIF_SEL | FC/ V V | 0       | 2: Select CPU temperature from AMD TSI or Intel PCH SMBus to be |
|     |                |         |         | compared to Temperature 1 OVT Limit.                            |
|     |                | ,<br>O  |         | 3: Select the MAX temperature from Intel PCH SMBus to be        |
|     |                |         |         | compared to Temperature 1 OVT Limit.                            |
| 3-2 | Reserved       | R/W     | 0       | Reserved                                                        |
|     |                | Y       |         | Select the source temperature for T1 High Limit.                |
|     |                |         |         | 0: Select T1 to be compared to Temperature 1 High Limit.        |
|     |                |         |         | 1: Select CPU temperature from PECI to be compared to           |
| 1.0 | HIGH_TEMP_SEL  | DAM     |         | Temperature 1 High Limit.                                       |
| 1-0 |                | R/VV    | 0       | 2: Select CPU temperature from AMD TSI or Intel PCH SMBus to be |
|     |                |         |         | compared to Temperature 1 High Limit.                           |
|     |                |         |         | 3: Select the MAX temperature from Intel PCH SMBus to be        |
|     |                |         | / /     | compared to Temperature 1 High Limit.                           |

#### 6.6.22 T1 OVT and High Limit Temperature Select Register — Index 64h

#### 6.6.23 OVT and Alert Output Enable Register 1 — Index 66h

| 6.6.23 | 5.6.23 OVT and Alert Output Enable Register 1 — Index 66h |     |         |                                                                              |  |  |  |  |
|--------|-----------------------------------------------------------|-----|---------|------------------------------------------------------------------------------|--|--|--|--|
| Bit    | Name                                                      | R/W | Default | Description                                                                  |  |  |  |  |
| 7      | EN_T3_ALERT                                               | R   | 0       | Enable temperature 3 alert event (asserted when temperature over high limit) |  |  |  |  |
| 6      | EN_T2_ALERT                                               | R   | 0       | Enable temperature 2 alert event (asserted when temperature over high limit) |  |  |  |  |
| 5      | EN_T1_ALERT                                               | R   | 0       | Enable temperature 1 alert event (asserted when temperature over high limit) |  |  |  |  |
| 4      | Reserved                                                  | R   | 0       | Reserved.                                                                    |  |  |  |  |
| 3      | EN_T3_OVT                                                 | R/W | 0       | Enable over temperature (OVT) mechanism of temperature3.                     |  |  |  |  |
| 2      | EN_T2_OVT                                                 | R/W | 0       | Enable over temperature (OVT) mechanism of temperature2.                     |  |  |  |  |
| 1      | EN_T1_OVT                                                 | R/W | 1       | Enable over temperature (OVT) mechanism of temperature1.                     |  |  |  |  |
| 0      | Reserved                                                  | R   | 0h      | Reserved.                                                                    |  |  |  |  |





#### 6.6.24 Reserved —Index 67~69h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-0 | Reserved | -   | -       | Reserved    |

#### 6.6.25 Temperature Sensor Type Register — Index 6Bh

| Bit | Name     | R/W | Default | Description                                                                         |
|-----|----------|-----|---------|-------------------------------------------------------------------------------------|
| 7-4 | Reserved | RO  | 0       | Reserved                                                                            |
| 3   | T3_MODE  | R/W | 1       | 0: TEMP3 is connected to a thermistor<br>1: TEMP3 is connected to a BJT.(default)   |
| 2   | T2_MODE  | R/W | 1       | 0: TEMP2 is connected to a thermistor.<br>1: TEMP2 is connected to a BJT. (default) |
| 1   | T1_MODE  | R/W | 1       | 0: TEMP1 is connected to a thermistor<br>1: TEMP1 is connected to a BJT.(default)   |
| 0   | Reserved | R   | 0       | Reserved                                                                            |
|     |          |     |         |                                                                                     |

#### 6.6.26 TEMP1 Limit Hystersis Select Register — Index 6Ch

| Bit | Name      | R/W | Default | Description                                                                              |
|-----|-----------|-----|---------|------------------------------------------------------------------------------------------|
| 7-4 | TEMP1_HYS | R/W | 4h      | Limit hysteresis. (0~15 degree C)<br>Temperature and below the (boundary – hysteresis ). |
| 3-0 | Reserved  | R   | 0h      | Reserved                                                                                 |

#### 6.6.27 TEMP2 and TEMP3 Limit Hystersis Select Register — Index 6Dh

| Bit | Name      | R/W     | Default | Description                                          |
|-----|-----------|---------|---------|------------------------------------------------------|
| 7-4 | TEMP3 HYS | R/W     | 2h      | Limit hysteresis. (0~15 degree C)                    |
| , , |           | 1.7.4.4 | 211     | Temperature and below the ( boundary – hysteresis ). |
| 3-0 |           | R/W     | 4h      | Limit hysteresis. (0~15 degree C)                    |
| 3-0 | TEMP2_HYS | K/ VV   |         | Temperature and below the ( boundary – hysteresis ). |

#### 6.6.28 DIODE OPEN Status Register — Index 6Fh

| Bit | Name          | R/W | Default | Description                                                                                                 |
|-----|---------------|-----|---------|-------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved      | R   | -       | Reserved                                                                                                    |
| 5   | PECI_OPEN     | R   | -       | When PECI interface is enabled, "1" indicates an error code (0x0080 or 0x0081) is received from PECI slave. |
| 4   | TSI_OPEN      | R   | -       | When TSI interface is enabled, "1" indicates the error of not receiving NACK bit or a timeout occurred.     |
| 3   | T3_DIODE_OPEN | R   | -       | "1" indicates external diode 3 is open                                                                      |





| 2 | T2_DIODE_OPEN | R | - | "1" indicates external diode 2 is open |
|---|---------------|---|---|----------------------------------------|
| 1 | T1_DIODE_OPEN | R | - | "1" indicates external diode 1 is open |
| 0 | Reserved      | R | - | Reserved                               |

#### 6.6.29 Temperature — Index 70h- 8Dh

| Address | Attribute | Default Value | Description                                                                                                                        |
|---------|-----------|---------------|------------------------------------------------------------------------------------------------------------------------------------|
| 70h     | Reserved  | FFh           | Reserved                                                                                                                           |
| 71h     | Reserved  | FFh           | Reserved                                                                                                                           |
| 72h     | R         | $\sim$        | Temperature 1 reading. The unit of reading is 1°C.At the moment of reading this register.                                          |
| 73h     | R         |               | Reserved                                                                                                                           |
| 74h     | R         |               | Temperature 2 reading. The unit of reading is 1°C.At the moment of reading this register.                                          |
| 75h     | R         | (             | Reserved                                                                                                                           |
| 76h     | R         | $\rightarrow$ | Temperature 3 reading. The unit of reading is 1°C.At the moment of reading this register.                                          |
| 77-79h  | R         |               | Reserved                                                                                                                           |
| 7Ah     | R         | $O_X$         | The data of CPU temperature from digital interface after IIR filter.<br>(Available if Intel IBX or AMD TSI interface is enabled)   |
| 7Bh     | R         |               | The raw data of PCH temperature from digital interface. (Only available if Intel IBX interface is enabled)                         |
| 7Ch     | R         |               | The raw data of MCH read from digital interface. (Only available if Intel IBX interface is enabled)                                |
| 7Dh     | R         |               | The raw data of maximum temperature between CPU/PCH/MCH from digital interface. (Only available if Intel IBX interface is enabled) |
| 7Eh     | R         |               | The data of CPU temperature from digital interface after IIR filter.<br>(Only available if PECI interface is enabled)              |
| 7Fh     | Reserved  | FFh           | Reserved                                                                                                                           |
| 80h     | Reserved  | FFh           | Reserved                                                                                                                           |
| 81h     | Reserved  | FFh           | Reserved                                                                                                                           |
| 82h     | R/W       | 64h           | Temperature sensor 1 OVT limit. The unit is 1°C.                                                                                   |
| 83h     | R/W       | 55h           | Temperature sensor 1 high limit. The unit is 1°C.                                                                                  |
| 84h     | R/W       | 64h           | Temperature sensor 2 OVT limit. The unit is 1°C.                                                                                   |





| 85h    | R/W | 55h | Temperature sensor 2 high limit. The unit is 1°C. |  |  |  |
|--------|-----|-----|---------------------------------------------------|--|--|--|
| 86h    | R/W | 55h | Temperature sensor 3 OVT limit. The unit is 1°C.  |  |  |  |
| 87h    | R/W | 46h | Temperature sensor 3 high limit. The unit is 1°C. |  |  |  |
| 88-8Bh | R   |     | Reserved                                          |  |  |  |
| 8C~8Dh | R   | FFH | Reserved                                          |  |  |  |
|        |     |     |                                                   |  |  |  |

#### 6.6.30 Temperature Filter Select Register —Index 8Eh

| Bit | Name          | R/W    | Default | Description                                                         |
|-----|---------------|--------|---------|---------------------------------------------------------------------|
|     |               |        |         | The queue time for second filter to quickly update values.          |
|     |               | $\sim$ |         | 00: 8 times.                                                        |
| 7-6 | IIR-QUEUR3    | R/W    | 1h      | 01: 12 times.                                                       |
|     |               |        |         | 10: 16 times. (default)                                             |
|     |               | <      |         | 11: 24 times.                                                       |
|     |               |        |         | The queue time for second filter to quickly update values.          |
|     |               |        |         | 00: 8 times.                                                        |
| 5-4 | IIR-QUEUR2    | R/W    | 1h      | 01: 12 times.                                                       |
|     |               |        |         | 10: 16 times. (default)                                             |
|     |               | //     |         | 11: 24 times.                                                       |
|     |               |        | 15      | The queue time for second filter to quickly update values.          |
|     |               |        |         | 00: 8 timers.                                                       |
| 3-2 | IIR-QUEUR1    | R/W    | 1h      | 01; 12 times.                                                       |
|     |               |        |         | 10: 16 times. (default)                                             |
|     |               |        |         | 11: 24 times.                                                       |
|     |               |        |         | The queue time for second filter to quickly update values. (for CPU |
|     |               |        |         | temperature from PECI or TSI interface)                             |
|     |               | R/W    |         | 00: 8 timers.                                                       |
| 1-0 | IIR-QUEUR_DIG |        | 1h      | 01: 12 times.                                                       |
|     |               |        |         | 10: 16 times. (default)                                             |
|     |               |        |         | 11: 24 times.                                                       |

#### Fan Control Setting

#### 6.6.31 FAN PME# Enable Register — Index 90h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-3 | Reserved | R   | 0       | Reserved    |





|   |             |     |   | A one enables the corresponding interrupt status bit for PME# |
|---|-------------|-----|---|---------------------------------------------------------------|
| 2 | EN_FAN3_PME | R/W | 0 | interrupt                                                     |
|   |             |     |   | Set this bit 1 to enable PME# function for Fan3.              |
|   | 4           |     |   | A one enables the corresponding interrupt status bit for PME# |
| 1 | EN_FAN2_PME | R/W | 0 | interrupt.                                                    |
|   |             |     |   | Set this bit 1 to enable PME# function for Fan2.              |
|   |             |     |   | A one enables the corresponding interrupt status bit for PME# |
| 0 | EN_FAN1_PME | R/W | 0 | interrupt.                                                    |
|   |             |     |   | Set this bit 1 to enable PME# function for Fan1.              |

#### 6.6.32 FAN Interrupt Status Register — Index 91h

| 2       FAN3_STS       R/W        clear this bit, write 0 will be ignored.         1       FAN2_STS       R/W        This bit is set when the fan2 count exceeds the count limit. Wr clear this bit, write 0 will be ignored. |          | ult Description                                                                                           | Default | R/W | Name     | Bit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------|---------|-----|----------|-----|
| 2       FAN3_STS       R/W        clear this bit, write 0 will be ignored.         1       FAN2_STS       R/W        This bit is set when the fan2 count exceeds the count limit. Wr clear this bit, write 0 will be ignored. |          | Reserved                                                                                                  | 0       | R   | Reserved | 7-3 |
| 1     FAN2_STS     R/W        clear this bit, write 0 will be ignored.                                                                                                                                                        | ite 1 to | This bit is set when the fan3 count exceeds the count limit. Wriclear this bit, write 0 will be ignored.  |         | R/W | FAN3_STS | 2   |
|                                                                                                                                                                                                                               | ite 1 to | This bit is set when the fan2 count exceeds the count limit. Wri clear this bit, write 0 will be ignored. | >-      | R/W | FAN2_STS | 1   |
| 0     FAN1_STS     R/W      This bit is set when the fan1 count exceeds the count limit. Wr clear this bit, write 0 will be ignored.                                                                                          | ite 1 to | This bit is set when the fan1 count exceeds the count limit. Wri clear this bit, write 0 will be ignored. |         | R/W | FAN1_STS | 0   |

### 6.6.33 FAN Real Time Status Register — Index 92h

| Bit | Name     | R/W | Default | Description                                                                                                                                    |
|-----|----------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | Reserved |     | 0       | Reserved                                                                                                                                       |
| 2   | FAN3_EXC | R   |         | This bit set to high mean that fan3 count can't meet expect count over than SMI time(CR9F) or when duty not zero but fan stop over then 3 sec. |
| 1   | FAN2_EXC | R   |         | This bit set to high mean that fan2 count can't meet expect count over than SMI time(CR9F) or when duty not zero but fan stop over then 3 sec. |
| 0   | FAN1_EXC | R   |         | This bit set to high mean that fan1 count can't meet expect count over than SMI time(CR9F) or when duty not zero but fan stop over then 3 sec. |

#### 6.6.34 FAN BEEP# Enable Register — Index 93h

| Bit Name R/W Default | Description |
|----------------------|-------------|
|----------------------|-------------|



•

| 7 | FULL_WITH_<br>T3 EN | R/W | 0 | Set one will enable FAN to force full speed when T3 over high limit. |
|---|---------------------|-----|---|----------------------------------------------------------------------|
|   | FULL_WITH_          |     |   |                                                                      |
| 6 | T2_EN               | R/W | 0 | Set one will enable FAN to force full speed when T2 over high limit. |
| 5 | FULL_WITH_<br>T1_EN | R/W | 0 | Set one will enable FAN to force full speed when T1 over high limit. |
| 4 | Reserved            | -   | - | Reserved                                                             |
| 3 | Reserved            | -   | - | Reserved.                                                            |
| 2 | EN_FAN3_BEEP        | R/W | 0 | A one enables the corresponding interrupt status bit for BEEP.       |
| 1 | EN_FAN2_BEEP        | R/W | 0 | A one enables the corresponding interrupt status bit for BEEP.       |
| 0 | EN_FAN1_BEEP        | R/W | 0 | A one enables the corresponding interrupt status bit for BEEP.       |

#### 6.6.35 FAN Type Select Register — Index 94h

#### FAN\_PROG\_SEL = 0

| Bit | Name      | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-----------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved  | -/  | -       | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5-4 | FAN3_TYPE | R/W | 2'b 0S  | <ul> <li>00: Output PWM mode (push pull) to control fans.</li> <li>01: Use linear fan application circuit to control fan speed by fan's power terminal.</li> <li>10: Output PWM mode (open drain) to control Intel 4-wire fans.</li> <li>11: Reserved.</li> <li>Bit 0 is power on trap by FANCTRL3</li> <li>0: FANCTRL3 is pull up by external resistor.</li> <li>1: FANCTRL3 is pull down by internal 100K resistor.</li> </ul> |
| 3-2 | FAN2_TYPE | R/W | 2'b 0S  | <ul> <li>00: Output PWM mode (push pull) to control fans.</li> <li>01: Use linear fan application circuit to control fan speed by fan's power terminal.</li> <li>10: Output PWM mode (open drain) to control Intel 4-wire fans.</li> <li>11: Reserved.</li> <li>Bit 0 is power on trap by FANCTRL2</li> <li>0: FANCTRL2 is pull up by external resistor.</li> <li>1: FANCTRL2 is pull down by internal 100K resistor.</li> </ul> |



۰.

|     |              |     |        | 00: Output PWM mode (push pull) to control fans.                     |
|-----|--------------|-----|--------|----------------------------------------------------------------------|
|     |              | R/W | 2'b 0S | 01: Use linear fan application circuit to control fan speed by fan's |
|     |              |     |        | power terminal.                                                      |
| 1.0 | -0 FAN1_TYPE |     |        | 10: Output PWM mode (open drain) to control Intel 4-wire fans.       |
| 1-0 |              |     |        | 11: Reserved.                                                        |
|     |              |     |        | Bit 0 is power on trap by FANCTRL1                                   |
|     |              |     |        | 0: FANCTRL1 is pull up by external resistor.                         |
|     |              |     |        | 1: FANCTRL1is pull down by internal 100K resistor.                   |

S: Register default values are decided by trapping.

#### FAN\_PROG\_SEL = 1

| Bit | Name               | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|--------------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | FAN1_BASE<br>_TEMP | R/W | 0       | This register is used to set the base temperature for FAN1<br>temperature adjustment.<br>The FAN1 temperature is calculated according to the equation:<br>Tfan1 = Tnow + (Ta – Tb)*Ct<br>Where Tnow is selected by FAN1_TEMP_SEL_DIG and<br>FAN1_TEMP_SEL.<br>Tb is this register, Ta is selected by TFAN1_ADJ_SEL and Ct is<br>selected by TFAN1_ADJ_UP_RATE/TFAN1_ADJ_DN_RATE.<br>To access this register, FAN_PROG_SEL(CR9F[7]) must set to "1". |

### 6.6.36 FAN1 Temperature Adjust Rate Register — Index 95h (FAN\_PROG\_SEL = 1)

| Bit | Name                  | R/W | Default | Description                                                                                                                                                                                                                                                 |
|-----|-----------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved              | -   | -       | Reserved                                                                                                                                                                                                                                                    |
| 6-4 | TFAN1_ADJ_UP<br>_RATE |     | 3'h0    | This selects the weighting of the difference between Ta and Tb if Ta is<br>higher than Tb.<br>3'h1: 1 (Ct = 1)<br>3'h2: 1/2 (Ct= 1/2)<br>3'h3: 1/4 (Ct = 1/4)<br>3'h4: 1/8 (Ct = 1/8)<br>otherwise: 0<br>To access this byte, FAN_PROG_SEL must set to "1". |
| 3   | Reserved              | -   | -       | Reserved                                                                                                                                                                                                                                                    |



•

|                           |     |      | This selects the weighting of the difference between Ta and Tb if Ta is |
|---------------------------|-----|------|-------------------------------------------------------------------------|
|                           |     |      | lower than Tb.                                                          |
|                           |     | 3'h0 | 3'h1: 1 (Ct = 1)                                                        |
| 2-0 TFAN1_ADJ_DN<br>_RATE | R/W |      | 3'h2: 1/2 (Ct= 1/2)                                                     |
|                           |     |      | 3'h3: 1/4 (Ct = 1/4)                                                    |
|                           |     |      | 3'h4: 1/8 (Ct = 1/8)                                                    |
|                           |     |      | otherwise: 0                                                            |
| 7                         |     |      | To access this byte, FAN_PROG_SEL must set to "1".                      |
|                           |     | R/W  | R/W 3'h0                                                                |

#### 6.6.37 FAN mode Select Register — Index 96h

### FAN\_PROG\_SEL = 0

| Bit | Name      | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|-----------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved  |     | -       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5-4 | FAN3_MODE | R/W | 01      | <ul> <li>00: Auto fan speed control. Fan speed will follow different temperature by different <b>RPM</b> defined in 0xC6-0xCE.</li> <li>01: Auto fan speed control. Fan speed will follow different temperature by different <b>duty cycle</b> defined in 0xC6-0xCE.</li> <li>10: Manual mode fan control. User can write expected <b>RPM</b> count to 0xC2-0xC3, and F71869F will adjust duty cycle (PWM fan type) or voltage (linear fan type) to control fan speed automatically.</li> <li>11: Manual mode fan control. User can write expected <b>duty cycle</b> (PWM fan type) or voltage (linear fan type) to 0xC3, and F71869F will adjust duty cycle automatically.</li> </ul>                                                                                                                                                                                              |
| 3-2 | FAN2_MODE | R/W | 01      | <ul> <li>00: Auto fan speed control. Fan speed will follow different temperature by different RPM defined in 0xB6-0xBE.</li> <li>01: Auto fan speed control. Fan speed will follow different temperature by different duty cycle (voltage) defined in 0xB6-0xBE.</li> <li>10: Manual mode fan control. User can write expected RPM count to 0xB2-0xB3, and F71869F will adjust duty cycle (PWM fan type) or voltage (linear fan type) to control fan speed automatically.</li> <li>11: Manual mode fan control, user can write expected duty cycle (PWM fan type) or voltage (linear fan type) to control fan speed automatically.</li> <li>11: Manual mode fan control, user can write expected duty cycle (PWM fan type) or voltage (linear fan type) to voltage (linear fan type) to 0xB3, and F71869F will output this desired duty or voltage to control fan speed.</li> </ul> |



۰.

|     |                     |     |    | 00: Auto fan speed control. Fan speed will follow different temperature  |
|-----|---------------------|-----|----|--------------------------------------------------------------------------|
|     |                     |     |    | by different <b>RPM</b> defined in 0xA6-0xAE.                            |
|     |                     |     |    | 01: Auto fan speed control. Fan speed will follow different temperature  |
|     |                     |     |    | by different <b>duty cycle</b> defined in 0xA6-0xAE.                     |
| 1-0 | FAN1 MODE           | R/W | 01 | 10: Manual mode fan control, user can write expected <b>RPM</b> count to |
| 1-0 | FANT_MODE           |     |    | 0xA2-0xA3, and F71869F will auto control duty cycle (PWM fan type)       |
|     |                     |     |    | or voltage (linear fan type) to control fan speed automatically.         |
|     | 2                   |     |    | 11: Manual mode fan control, user can write expected duty cycle          |
|     | $\langle O \rangle$ |     |    | (PWM fan type) or voltage (linear fan type) to 0xA3, and F71869F will    |
|     |                     |     |    | output this desired duty or voltage to control fan speed.                |

### FAN\_PROG\_SEL = 1

| 7-3       Reserved       -       Reserved         2-0       TFAN1_ADJ_SEL       R/W       0h       This selects which temperature to be used as Ta for Fan1 temperature adjustment.<br>001: T1 (CR72h)<br>010: T2 (CR74h)<br>011: T3 (CR76h)<br>101: Digital T1 (CR7Ch)<br>110: Digital T2 (CR7Bh)<br>111: Digital T3 (CR7Ah)<br>otherwise: Ta will be 0.<br>To access this register FAN_PROG_SEL must set to "1". | Bit | Name          | R/W | Default | Description                                                                                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2-0 TFAN1_ADJ_SEL R/W 0h adjustment.<br>001: T1 (CR72h)<br>010: T2 (CR74h)<br>011: T3 (CR76h)<br>101: Digital T1 (CR7Ch)<br>110: Digital T2 (CR7Bh)<br>111: Digital T3 (CR7Ah)<br>otherwise: Ta will be 0.                                                                                                                                                                                                         | 7-3 | Reserved      | -   | -       | Reserved                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                    | 2-0 | TFAN1_ADJ_SEL | R/W | Oh      | 001: T1 (CR72h)<br>010: T2 (CR74h)<br>011: T3 (CR76h)<br>101: Digital T1 (CR7Ch)<br>110: Digital T2 (CR7Bh)<br>111: Digital T3 (CR7Ah)<br>otherwise: Ta will be 0. |

### 6.6.38 Auto FAN1 and FAN2 Boundary Hystersis Select Register — Index 98h

| 6.6.38 Auto FAN1 and FAN2 Boundary Hystersis Select Register — Index 98h |          |     |         |                                                                                                                                                            |  |  |
|--------------------------------------------------------------------------|----------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                                      | Name     | R/W | Default | Description                                                                                                                                                |  |  |
| 7-4                                                                      | FAN2_HYS | R/W | 4h      | Boundary hysteresis. (0~15 degree C)<br>Segment will change when the temperature over the boundary<br>temperature and below the ( boundary – hysteresis ). |  |  |
| 3-0                                                                      | FAN1_HYS | R/W | 4h      | Boundary hysteresis. (0~15 degree C)<br>Segment will change when the temperature over the boundary<br>temperature and below the ( boundary – hysteresis ). |  |  |





#### 6.6.39 Auto FAN3 Boundary Hystersis Select Register — Index 99h

| Bit | Name     | R/W | Default | Description                                                                                                                                                |
|-----|----------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                                                                                                                                  |
| 3-0 | FAN3_HYS | R/W |         | Boundary hysteresis. (0~15 degree C)<br>Segment will change when the temperature over the boundary<br>temperature and below the ( boundary – hysteresis ). |

#### 6.6.40 Auto Fan Up Speed Update Rate Select Register- Index 9Bh

#### FAN\_PROG\_SEL = 0

| Bit  | Name         | R/W               | Default | Description            |
|------|--------------|-------------------|---------|------------------------|
| 7-6  | Reserved     | -                 | 4       | Reserved.              |
|      |              | $\langle \rangle$ |         | Fan3 duty update rate: |
|      |              | - K               |         | 00: 2Hz                |
| 5-4  | FAN3_UP_RATE | R/W               | 01      | 01: 5Hz (default)      |
|      |              |                   |         | 10: 10Hz               |
|      |              |                   |         | 11: 20Hz               |
|      |              |                   |         | Fan2 duty update rate: |
|      |              | /                 |         | 00: 2Hz                |
| 3-2  | FAN2_UP_RATE | R/W               | 01      | 01: 5Hz (default)      |
|      |              |                   |         | 10: 10Hz               |
|      |              |                   | J       | 11: 20Hz               |
|      |              |                   |         | Fan1 duty update rate: |
|      |              |                   |         | 00: 2Hz                |
| 1-0  | FAN1_UP_RATE | R/W               | 01      | 01: 5Hz (default)      |
|      |              |                   |         | 10: 10Hz               |
|      |              |                   |         | 11: 20Hz               |
| FAN_ | PROG_SEL = 1 |                   |         |                        |

#### FAN\_PROG\_SEL = 1

| Bit | Name         | R/W | Default | Description            |
|-----|--------------|-----|---------|------------------------|
| 7-6 | Reserved     | -   | -       | Reserved.              |
|     |              |     |         | Fan3 duty update rate: |
|     |              |     |         | 00: 2Hz                |
| 5-4 | FAN3_DN_RATE | R/W | 01      | 01: 5Hz (default)      |
|     |              |     |         | 10: 10Hz               |
|     |              |     |         | 11: 20Hz               |



|     |              |     |    | Fan2 duty update rate: |
|-----|--------------|-----|----|------------------------|
|     |              |     |    | 00: 2Hz                |
| 3-2 | FAN2_DN_RATE | R/W | 01 | 01: 5Hz (default)      |
|     |              |     |    | 10: 10Hz               |
|     |              |     |    | 11: 20Hz               |
|     |              |     |    | Fan1 duty update rate: |
|     |              |     |    | 00: 2Hz                |
| 1-0 | FAN1_DN_RATE | R/W | 01 | 01: 5Hz (default)      |
|     |              |     |    | 10: 10Hz               |
|     |              |     | ~  | 11: 20Hz               |

#### 6.6.41 FAN1 and FAN2 START UP DUTY-CYCLE/VOLTAGE — Index 9Ch

| Bit | Name      | R/W   | Default | Description                                                             |
|-----|-----------|-------|---------|-------------------------------------------------------------------------|
|     |           |       |         | When fan start, the FAN_CTRL2 will increase duty-cycle from 0 to this   |
| 7-4 | FAN2_STOP | R/W   |         | (value x 8) directly. And if fan speed is down, the FAN_CTRL 2 will     |
| 7-4 | _DUTY     | R/W   | 5h      | decrease duty-cycle to 0 when the PWM duty cycle is less than this      |
|     |           |       |         | (value x 4).                                                            |
|     |           | /     |         | When fan start, the FAN_CTRL 1 will increase duty-cycle from 0 to       |
| 3-0 | FAN1_STOP | R/W   |         | this (value x 8 directly. And if fan speed is down, the FAN_CTRL 1 will |
| 3-0 | _DUTY     | R/ VV | 5h      | decrease duty-cycle to 0 when the PWM duty cycle is less than this      |
|     |           |       | J       | (value x 4).                                                            |

#### 6.6.42 FAN3 START UP DUTY-CYCLE/VOLTAGE - Index 9Dh

| Bit | Name       | R/W   | Default | Description                                                             |
|-----|------------|-------|---------|-------------------------------------------------------------------------|
| 7-4 | Reserved   | -     | -       | Reserved.                                                               |
|     |            |       |         | When fan start, the FAN_CTRL 3 will increase duty-cycle from 0 to       |
| 2.0 | FAN3_STOP_ | R/W   | 5h      | this (value x 8 directly. And if fan speed is down, the FAN_CTRL 3 will |
| 3-0 | DUTY       | R/ VV |         | decrease duty-cycle to 0 when the PWM duty cycle is less than this      |
|     |            |       |         | (value x 4).                                                            |

#### 6.6.43 FAN PROGRAMMABLE DUTY-CYCLE/VOLTAGE LOADED AFTER POWER-ON - Index 9Eh

| Bit | Name          | R/W  | Default | Description                                                         |
|-----|---------------|------|---------|---------------------------------------------------------------------|
| 7.0 | PROG DUTY VAL | D/M/ | 66h     | This byte will be immediately loaded as Fan duty value after VDD is |
| 7-0 | TROG_DOTT_VAL |      | 0011    | powered on if it has been programmed before shut down.              |





•

| Bit | Name          | R/W          | Default         | Description                                                             |
|-----|---------------|--------------|-----------------|-------------------------------------------------------------------------|
| 7   | FAN_PROG_SEL  | R/W          | 0               | Set this bit to "1" will enable accessing registers of other bank.      |
| 6-5 | Reserved      | -            | -               | Reserved                                                                |
|     |               |              |                 | 0: The Fan Duty is 100% and will be loaded immediately after VDD is     |
|     | <b>/</b> /    |              |                 | powered on if CR9E is not been programmed before shut down. (pull       |
|     |               |              |                 | down by external resistor)                                              |
| 4   | FULL_DUTY_SEL | R/W          | -               | 1: The Fan Duty is 40% and will be loaded immediately after VDD is      |
|     |               |              |                 | powered on if CR9E is not been programmed before shut down. (pull       |
|     |               |              |                 | up by internal 47K resistor).                                           |
|     |               | $\mathbf{>}$ |                 | This register is power on trap by DTR1#.                                |
|     |               | -/           | $ \rightarrow $ | This register determines the time of fan fault. The condition to cause  |
|     |               | XJ           |                 | fan fault event is:                                                     |
|     |               |              |                 | When PWM_Duty reaches FFh, if the fan speed count can't reach the       |
|     |               | 5            |                 | fan expect count in time.                                               |
| 3-0 | F_FAULT_TIME  | R/W          | /W Ah           | The unit of this register is 1 second. The default value is 11 seconds. |
| 5-0 |               |              |                 | (Set to 0 , means 1 seconds. ; Set to 1, means 2 seconds.               |
|     |               |              |                 | Set to 2, means 3 seconds)                                              |
|     |               |              |                 | Another condition to cause fan fault event is fan stop and the PWM      |
|     |               |              | $\mathcal{I}$   | duty is greater than the minimum duty programmed by the register        |
|     |               |              |                 | index 9C-9Dh.                                                           |

#### 6.6.44 Fan Fault Time Register — Index 9Fh

#### 6.6.45 FAN1 Index A0h~AFh

| Address | Attribute | Default Value | Description                                                           |
|---------|-----------|---------------|-----------------------------------------------------------------------|
|         |           |               | FAN1 count reading (MSB). At the moment of reading this register,     |
| A0h     | RO        | 8'h0f         | the LSB will be latched. This will prevent from data updating when    |
| 7011    | NO        | 01101         | reading. To read the fan count correctly, read MSB first and followed |
|         |           |               | read the LSB.                                                         |
| A1h     | RO        | 8'hff         | FAN1 count reading (LSB).                                             |
|         |           |               | RPM mode(CR96 bit0=0):                                                |
|         |           |               | FAN1 expect speed count value (MSB), in auto fan mode (CR96           |
| A2h     | R/W       | 8'h00         | bit1 $\rightarrow$ 0) this register is auto updated by hardware.      |
|         |           |               | Duty mode(CR96 bit0=1):                                               |
|         |           |               | This byte is reserved byte.                                           |
| A3h     | R/W       | 8'h01         | RPM mode(CR96 bit0=0):                                                |
| ASII    | Γ\/ ٧ ν   | 01101         | FAN1 expect speed count value (LSB) or expect PWM duty, in auto       |



۰.

|         |          | fan mode this register is auto updated by hardware and read only.  |
|---------|----------|--------------------------------------------------------------------|
|         |          | Duty mode(CR96 bit0=1):                                            |
|         |          | The Value programming in this byte is duty value. In auto fan mode |
|         |          | (CR96 bit1 $\rightarrow$ 0) this register is updated by hardware.  |
|         |          | Ex: 5 <b>→</b> 5*100/255 %                                         |
|         |          | 255 → 100%                                                         |
|         |          | FAN1 full speed count reading (MSB). At the moment of reading this |
|         | 0/1- 0.0 | register, the LSB will be latched. This will prevent from data     |
| A4h R/W | 8'h03    | updating when reading. To read the fan count correctly, read MSB   |
|         |          | first and followed read the LSB.                                   |
| A5h R/W | 8'hff    | FAN1 full speed count reading (LSB).                               |

#### 6.6.46 VT1 BOUNDARY 1 TEMPERATURE – Index A6h

| Bit    | Name           | R/W       | Default | Description                                                               |
|--------|----------------|-----------|---------|---------------------------------------------------------------------------|
|        |                |           |         | The first boundary temperature for VT1 in temperature mode.               |
|        |                | $\lambda$ |         | When VT1 temperature <b>exceeds</b> this boundary, expected FAN1 value    |
| 7-0    | 7-0 BOUND1TMP1 | R/W 30    | 3Ch     | will be loaded from segment 1 register (index AAh).                       |
| 7-0    | BOUNDTIMPT     | R/W       | (60°C)  | When VT1 temperature is <b>under</b> this boundary – hysteresis, expected |
|        |                | //        |         | FAN1 value will be loaded from segment <b>2</b> register (index ABh).     |
|        | V              |           | 15      | This byte is a 2's complement value ranged from -128'C ~ 127'C.           |
| 6.6.47 | VT1 BOUNDARY 2 | TEMI      | PERATU  | RE – Index A9h                                                            |

### 6.6.47 VT1 BOUNDARY 2 TEMPERATURE - Index A9h

| Bit | Name       | R/W | Default | Description                                                           |
|-----|------------|-----|---------|-----------------------------------------------------------------------|
|     |            |     |         | The second boundary temperature for VT1 in temperature mode.          |
|     |            |     |         | When VT1 temperature exceeds this boundary, FAN1 expect value         |
| 7.0 |            |     | 1Eh     | will load from segment <b>2</b> register (index ABh).                 |
| 7-0 | BOUND2TMP1 | R/W | (30°C)  | When VT1 temperature is <b>under</b> this boundary – hysteresis, FAN1 |
|     |            |     |         | expect value will load from segment <b>3</b> register (index AEh).    |
|     |            |     |         | This byte is a 2's complement value ranging from -128'C ~ 127'C.      |

#### 6.6.48 FAN1 SEGMENT 1 SPEED COUNT – Index AAh

| Bit Name R/W Default Description |
|----------------------------------|
|----------------------------------|



| X% full speed: The value programming in this byte is → (100-X)*32/X<br>2'b01: The value that set in this byte is mean the expect PWM | 7-0 | SEC1SPEED1            | R/W | FFh<br>(100%)    | The meaning of this register is depending on the FAN1_MODE(CR96)<br>2'b00: The value that set in this byte is the relative expect fan speed<br>% of the full speed in this temperature section.<br>Ex:<br>100%:full speed: User must set this register to 0. |
|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2'b01: The value that set in this byte is mean the expect PWM                                                                        | 7-0 | SEC1SPEED1            | R/W | /W FFh<br>(100%) | 100%:full speed: User must set this register to 0.                                                                                                                                                                                                           |
| 2'b01: The value that set in this byte is mean the expect PWM                                                                        |     | $\langle \rangle_{0}$ |     |                  |                                                                                                                                                                                                                                                              |
|                                                                                                                                      |     | 7                     |     |                  |                                                                                                                                                                                                                                                              |
| duty-cycle in this temperature section.                                                                                              |     |                       |     |                  |                                                                                                                                                                                                                                                              |

### 6.6.49 FAN1 SEGMENT 2 SPEED COUNT – Index ABh

| Bit                | Name       | R/W       | Default      | Description                                                             |
|--------------------|------------|-----------|--------------|-------------------------------------------------------------------------|
|                    |            |           |              | The meaning of this register is depending on the FAN1_MODE(CR96)        |
| $\mathbf{\langle}$ |            | ેર        |              | 2'b00: The value that set in this byte is the relative expect fan speed |
| 7-0                | SEC2SPEED1 | R/W       | D9h<br>(85%) | % of the full speed in this temperature section.                        |
|                    |            | $\lambda$ | `` '         | 2'b01: The value that set in this byte is mean the expect PWM           |
|                    |            |           |              | duty-cycle in this temperature section.                                 |

### 6.6.50 FAN1 SEGMENT 3 SPEED COUNT - Index AEh

| Bit | Name       | R/W | Default | Description                                                             |
|-----|------------|-----|---------|-------------------------------------------------------------------------|
|     |            |     |         | The meaning of this register is depending on the FAN1_MODE(CR96)        |
|     |            |     | 80h     | 2'b00: The value that set in this byte is the relative expect fan speed |
| 7-0 | SEC3SPEED1 | R/W | (50%)   | % of the full speed in this temperature section.                        |
|     |            |     |         | 2'b01: The value that set in this byte is mean the expect PWM           |
|     |            |     |         | duty-cycle in this temperature section.                                 |

### 6.6.51 FAN1 Temperature Mapping Select – Index AFh

| Bit | Name             | R/W  | Default | Description                                                               |
|-----|------------------|------|---------|---------------------------------------------------------------------------|
| 7   | FAN1_TEMP        | R/W  | 0       | This bit companies with FAN1_TEMP_SEL select the temperature              |
| 1   | _SEL_DIG         | R/W  | 0       | source for controlling FAN1.                                              |
|     |                  |      |         | Set this bit to select FAN2 PWM output frequency.                         |
| 6   | FAN1_PWM         | R/W  | 0       | 0: 23.5 kHz                                                               |
|     | _FREQ_SEL        |      |         | 1: 220 Hz                                                                 |
| 5   | FAN1_UP_T_EN     | R/W  | 0       | Set 1 to force FAN1 to full speed if any temperature over its high limit. |
| 4   | FAN1_            | R/W  | 1       | Set 1 will enable the internelation of the fan evneet table               |
| 4   | INTERPOLATION_EN | r(/W |         | Set 1 will enable the interpolation of the fan expect table.              |



•

|              |               |     |    | F/1809                                                              |
|--------------|---------------|-----|----|---------------------------------------------------------------------|
|              |               |     |    | This register controls the FAN1 duty movement when temperature over |
|              |               |     |    | highest boundary.                                                   |
|              | FAN1 JUMP     |     |    | 0: The FAN1 duty will increases with the slope selected by          |
| 3            | _HIGH_EN      | R/W | 1  | FAN1_RATE_SEL register.                                             |
|              |               |     |    | 1: The FAN1 duty will directly jumps to the value of SEC1SPEED1     |
|              |               |     |    | register.                                                           |
|              |               |     |    | This bit only activates in duty mode.                               |
| 0            | 2             |     |    | This register controls the FAN1 duty movement when temperature      |
|              |               |     |    | under (highest boundary – hysteresis).                              |
|              | FAN1 JUMP     |     |    | 0: The FAN1 duty will decreases with the slope selected by          |
| 2            | LOW_EN        | R/W | 1  | FAN1_RATE_SEL register.                                             |
|              |               |     |    | 1: The FAN1 duty will directly jumps to the value of SEC2SPEED1     |
|              |               |     |    | register.                                                           |
| $\mathbf{i}$ |               | 7   |    | This bit only activates in duty mode.                               |
|              |               |     |    | This registers company with FAN1_TEMP_SEL_DIG select the            |
|              |               |     |    | temperature source for controlling FAN1. The following value is     |
|              |               |     |    | comprised by {FAN1_TEMP_SEL_DIG, FAN1_TEMP_SEL}                     |
|              |               |     |    | 000: fan1 follows PECI temperature (CR7Eh)                          |
|              |               | V   |    | 001: fan1 follows temperature 1 (CR72h).                            |
| 1-0          |               | R/W | 01 | 010: fan1 follows temperature 2 (CR74h).                            |
| 1-0          | FAN1_TEMP_SEL | R/W | 01 | 011: fan1 follows temperature 3 (CR76h).                            |
|              |               |     | C  | 100: fan1 follows IBX/TSI CPU temperature (CR7Ah)                   |
|              |               |     |    | 101: fan1 follows IBX PCH temperature (CR7Bh).                      |
|              |               |     |    | 110: fan1 follows IBX MCH temperature (CR7Ch).                      |
|              |               |     |    | 111: fan1 follows IBX maximum temperature (CR7Dh).                  |
|              |               |     |    | Others are reserved.                                                |

### 6.6.52 FAN2 Index B0h~BFh

| 6.6.52 FAN2 | 2 Index B0h | ~BFh          |                                                                                                                                                                                                                                   |
|-------------|-------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address     | Attribute   | Default Value | Description                                                                                                                                                                                                                       |
| B0h         | RO          | 8'h0f         | FAN2 count reading (MSB). At the moment of reading this register,<br>the LSB will be latched. This will prevent from data updating when<br>reading. To read the fan count correctly, read MSB first and followed<br>read the LSB. |
| B1h         | RO          | 8'hff         | FAN2 count reading (LSB).                                                                                                                                                                                                         |
| B2h         | R/W         | 8'h00         | RPM mode(CR96 bit2=0):<br>FAN2 expect speed count value (MSB), in auto fan mode(CR96                                                                                                                                              |





۰.

|      |              |                    | bit3 $\rightarrow$ 0) this register is auto updated by hardware.      |
|------|--------------|--------------------|-----------------------------------------------------------------------|
|      |              |                    | Duty mode(CR96 bit2=1):                                               |
|      |              |                    | This byte is reserved byte.                                           |
|      |              |                    | RPM mode(CR96 bit2=0):                                                |
|      |              |                    | FAN2 expect speed count value (LSB) or expect PWM duty , in auto      |
|      |              |                    | fan mode this register is auto updated by hardware and read only.     |
| B3h  | R/W          | 8'h01              | Duty mode(CR96 bit2=1):                                               |
| Doll | R/VV         | 0 110 1            | The Value programming in this byte is duty value. In auto fan         |
|      |              | -                  | mode(CR96 bit3 $\rightarrow$ 0) this register is updated by hardware. |
|      |              |                    | Ex: 5→ 5*100/255 %                                                    |
|      | $\mathbf{C}$ | $\sim$ $>$         | 255 → 100%                                                            |
|      |              |                    | FAN2 full speed count reading (MSB). At the moment of reading this    |
| Dah  |              | 0 <sup>2</sup> h02 | register, the LSB will be latched. This will prevent from data        |
| B4h  | R/W          | 8'h03              | updating when reading. To read the fan count correctly, read MSB      |
|      |              |                    | first and followed read the LSB.                                      |
| B5h  | R/W          | 8'hff              | FAN2 full speed count reading (LSB).                                  |

# 6.6.53 VT2 BOUNDARY 1 TEMPERATURE - Index B6h

| Bit                 | Name       | R/W | Default                                                                                                                                   | Description                                                                                                                                                                                                                                                                                                                                 |
|---------------------|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <del>л</del><br>7-0 | BOUND1TMP2 | R/W | 3Ch<br>(60°C)                                                                                                                             | The first boundary temperature for VT2 in temperature mode.<br>When VT2 temperature <b>exceeds</b> this boundary, FAN2 expect value<br>will load from segment <b>1</b> register (index Bah).<br>When VT2 temperature is <b>under</b> this boundary – hysteresis, FAN2<br>expect value will load from segment <b>2</b> register (index BAh). |
|                     |            |     | This byte is a 2's complement value ranging from -128'C ~ 127'C. Bit<br>7 will always be "0" (always positive) if FAN_NEG_TEMP_EN is "0". |                                                                                                                                                                                                                                                                                                                                             |

# 6.6.54 VT2 BOUNDARY 2 TEMPERATURE – Index B7h

| Bit | Name | R/W | Default | Description |
|-----|------|-----|---------|-------------|
| 1   |      |     |         | -           |



۰.

|     |            |     |               | The second boundary temperature for VT2 in temperature mode.          |
|-----|------------|-----|---------------|-----------------------------------------------------------------------|
|     |            |     |               | When VT2 temperature <b>exceeds</b> this boundary, FAN2 expect value  |
|     |            |     |               | will load from segment <b>2</b> register (index BB)h.                 |
| 7-0 | BOUND2TMP2 | R/W | 1Eh<br>(30°C) | When VT2 temperature is <b>under</b> this boundary – hysteresis, FAN2 |
|     |            |     | (00 0)        | expect value will load from segment <b>3</b> register (index BBh).    |
|     |            |     |               | This byte is a 2's complement value ranging from -128'C ~ 127'C. Bit  |
|     |            |     |               | 7 will always be "0" (always positive) if FAN_NEG_TEMP_EN is "0".     |
|     |            |     |               |                                                                       |

### 6.6.55 FAN2 SEGMENT 1 SPEED COUNT – Index BAh

| Bit          | Name       | R/W        | Default       | Description                                                                     |
|--------------|------------|------------|---------------|---------------------------------------------------------------------------------|
|              |            | $\bigcirc$ |               | The meaning of this register is depending on the FAN2_MODE(CR96)                |
|              |            |            |               | 2'b00: The value that set in this byte is the relative expect fan speed         |
|              |            |            |               | % of the full speed in this temperature section.                                |
| $\mathbf{<}$ |            | ~          |               | Ex:                                                                             |
| 7-0          | SEC1SPEED2 | R/W        | FFh<br>(100%) | 100%:full speed: User must set this register to 0.                              |
|              |            | $\lambda$  | (10070)       | 60% full speed: (100-60)*32/60, so user must program 21 to this reg.            |
|              |            |            |               | X% full speed: The value programming in this byte is $\rightarrow$ (100-X)*32/X |
|              |            |            |               | 2'b01: The value that set in this byte is mean the expect PWM                   |
|              |            | V          |               | duty-cycle in this temperature section.                                         |

### 6.6.56 FAN2 SEGMENT 2 SPEED COUNT - Index BBh

| Bit | Name       | R/W | Default      | Description                                                                                                                                                                                                                                                                                                 |
|-----|------------|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | SEC2SPEED2 | R/W | D9h<br>(85%) | The meaning of this register is depending on the FAN2_MODE(CR96)<br>2'b00: The value that set in this byte is the relative expect fan speed<br>% of the full speed in this temperature section.<br>2'b01: The value that set in this byte is mean the expect PWM<br>duty-cycle in this temperature section. |

### 6.6.57 FAN2 SEGMENT 3 SPEED COUNT – Index BEh

| Bit | Name       | R/W | Default | Description                                                             |
|-----|------------|-----|---------|-------------------------------------------------------------------------|
|     |            |     |         | The meaning of this register is depending on the FAN2_MODE(CR96)        |
|     |            |     | 80h     | 2'b00: The value that set in this byte is the relative expect fan speed |
| 7-0 | SEC3SPEED2 | R/W | (50%)   | % of the full speed in this temperature section.                        |
|     |            |     |         | 2'b01: The value that set in this byte is mean the expect PWM           |
|     |            |     |         | duty-cycle in this temperature section.                                 |





•

### 6.6.58 FAN2 Temperature Mapping Select – Index BFh

| 7       SEL_DIG       R/W       0       source for controlling FAN2.         6       FAN2_PVM_<br>FREQ_SEL       R/W       0       0: 23.5 kHz         5       FAN2_UP_T_EN       R/W       0       Set 1 to force FAN2 to full speed if any temperature over its high I         4       FAN2_<br>INTERPOLATION_EN       R/W       1       Set 1 will enable the interpolation of the fan expect table.         3       FAN2_JUMP_<br>HIGH_EN       R/W       1       Set 1 will enable the interpolation of the slope selected by         3       FAN2_JUMP_<br>HIGH_EN       R/W       1       Set 1 will enable the interpolation of the value of SEC1SPEED2<br>register.         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.         1       This register controls the FAN2 duty will directly jumps to the value of SEC1SPEED2<br>register.         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.         1       This register controls the FAN2 duty movement when temperature<br>under (highest boundary – hysteresis).       0: The FAN2 duty will decreases with the slope selected by         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.         1       This PAN2_Cuty will decreases with the slope selected by       FAN2_RATE_SEL register.         1       The FAN2 duty will decreases                                                                                                                                                                                                                                                                     | Bit | Name          | R/W        | Default | Description                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|------------|---------|---------------------------------------------------------------------------|
| SEL_DIG       source for controlling FAN2.         6       FAN2_PMM_<br>FREQ_SEL       R/W       0       Set this bit to select FAN2 PVM output frequency.         5       FAN2_UP_T_EN       R/W       0       Set 1 to force FAN2 to full speed if any temperature over its high I         4       FAN2_UP_T_EN       R/W       0       Set 1 uil enable the interpolation of the fan expect table.         4       FAN2_UP_T_EN       R/W       1       Set 1 uil enable the interpolation of the fan expect table.         3       FAN2_UMP_HIGH_EN       R/W       1       Set 1 uil enable the interpolation of the fan expect table.         3       FAN2_JUMP_HIGH_EN       R/W       1       Set AN2 duty will increases with the slope selected by         4       INTERPOLATION_EN       R/W       1       FAN2_RATE_SEL register.         1       This register controls the FAN2 duty movement when temperature over highest boundary.       0: The FAN2 duty will directly jumps to the value of SEC1SPEED2 register.         2       FAN2_JUMP_LOW_EN       N/V       1       FAN2_RATE_SEL register.         2       FAN2_JUMP_LOW_EN       1       FAN2_RATE_SEL register.       1: The FAN2 duty will directly jumps to the value of SEC2SPEED2 register.         1       LOW_EN       1       FAN2_RATE_SEL register.       1: The FAN2 duty will directly jumps to the value                                                                                                                                                                                                                                                                               | 7   | FAN2_TEMP_    |            | 0       | This bit companies with FAN2_TEMP_SEL to select the temperature           |
| 6       FAN2_FMM_<br>FREQ_SEL       R/W       0       0: 23.5 kHz         5       FAN2_UP_T_EN       R/W       0       Set 1 to force FAN2 to full speed if any temperature over its high 1         4       FAN2_<br>INTERPOLATION_EN       R/W       1       Set 1 will enable the interpolation of the fan expect table.         3       FAN2_JUMP_<br>HIGH_EN       R/W       1       Set 1 will enable the interpolation of the same swith the slope selected by         3       FAN2_JUMP_<br>HIGH_EN       R/W       1       FAN2_RATE_SEL register.         1       The FAN2 duty will directly jumps to the value of SEC1SPEED2<br>register.       0: The FAN2 duty will directly jumps to the value of SEC1SPEED2<br>register.         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.         1: The FAN2 duty will directly jumps to the value of SEC1SPEED2<br>register.       0: The FAN2 duty will decreases with the slope selected by         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.         1: The FAN2 duty will decreases with the slope selected by       FAN2_RATE_SEL register.       0: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.         1       INTHERPOLATION_EN       1       FAN2_RATE_SEL register.       1: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.         1       FAN2_TEMP_SEL       R/W                                                                                                                                                                                                                   | /   | SEL_DIG       | R/W        | 0       | source for controlling FAN2.                                              |
| 6       FREQ_SEL       R/W       0       0: 23.5 kHz         5       FAN2_UP_TEN       R/W       0       Set 1 to force FAN2 to full speed if any temperature over its high 1         4       FAN2_       R/W       1       Set 1 will enable the interpolation of the fan expect table.         3       FAN2_JUMP_       R/W       1       Set 1 will enable the interpolation of the fan expect table.         3       FAN2_JUMP_       R/W       1       Set 1 will enable the interpolation of the fan expect table.         3       FAN2_JUMP_       R/W       1       Set 1 will enable the interpolation of the fan expect table.         3       FAN2_JUMP_       R/W       1       FAN2_RATE_SEL register.         1       The FAN2 duty will directly jumps to the value of SEC1SPEED2 register.       This register controls the FAN2 duty movement when temperature under (highest boundary – hystersis).         2       FAN2_JUMP_       R/W       1       This register controls the FAN2 duty movement when temperature under (highest boundary – hystersis).         2       FAN2_JUMP_       R/W       1       The FAN2 duty will directly jumps to the value of SEC2SPEED register.         1       The FAN2 duty will directly jumps to the value of SEC2SPEED register.       1: The FAN2 duty will directly jumps to the value of SEC2SPEED register.         1       This segister compra                                                                                                                                                                                                                                                               |     |               |            |         | Set this bit to select FAN2 PWM output frequency.                         |
| 5       FAN2_UP_TEN       R/W       0       Set 1 to force FAN2 to full speed if any temperature over its high 1         4       FAN2_<br>NTERPOLATION_EN       R/W       1       Set 1 will enable the interpolation of the fan expect table.         3       FAN2_JUMP_<br>HIGH_EN       R/W       1       Set 1 will enable the interpolation of the speed if any temperature over its high 1         3       FAN2_JUMP_<br>HIGH_EN       R/W       1       Set 1 will enable the interpolation of the fan expect table.         3       FAN2_JUMP_<br>HIGH_EN       R/W       1       Set 1 will enable the interpolation of the speed if any temperature over its high 1         3       FAN2_JUMP_<br>HIGH_EN       R/W       1       Set 1 will enable the interpolation of the speed if any temperature over its high 1         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.         1       This pregister controls the FAN2 duty movement when temperature under (highest boundary – hystersis).       0: The FAN2 duty will decreases with the slope selected by         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.       1: The FAN2 duty will decreases with the slope selected by         3       FAN2_TEMP_SEL       R/W       1       FAN2_RATE_SEL register.       1: The FAN2 duty will decreases with the slope selected by         4       FAN2_TEMP_SEL       R                                                                                                                                                                                                                         | 6   |               | R/W        | 0       | 0: 23.5 kHz                                                               |
| 4       FAN2_INTERPOLATION_EN       R/W       1       Set 1 will enable the interpolation of the fan expect table.         3       FAN2_JUMP_HIGH_EN       This register controls the FAN2 duty movement when temperature over highest boundary.       0: The FAN2 duty will increases with the slope selected by FAN2_RATE_SEL register.         3       HIGH_EN       R/W       1       Set 1 will enable the interpolation of the fan expect table.         3       FAN2_JUMP_HIGH_EN       R/W       1       Set 1 will enable the interpolation of the slope selected by FAN2_RATE_SEL register.         2       FAN2_JUMP_LOW_EN       R/W       1       Set 1 will enable the interpolation of the fan expect table.         2       FAN2_JUMP_LOW_EN       R/W       1       This register controls the FAN2 duty movement when temperature under (highest boundary – hysteresis).         2       FAN2_JUMP_LOW_EN       R/W       1       This register controls the FAN2 duty movement when temperature under (highest boundary – hysteresis).         0: The FAN2 duty will directly jumps to the value of SEC2SPEED register.       1: The FAN2 duty will directly jumps to the value of SEC2SPEED register.         1       This registers companying with FAN2_TEMP_SEL_DIG select the temperature source for controlling FAN2. The following value is comprised by (FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL)       000: fan1 follows PECI temperature 1 (CR7Eh).         1-0       FAN2_TEMP_SEL       R/W       10                                                                                                                                                   |     | FREQ_SEL      |            |         | 1: 220 Hz                                                                 |
| 4       NTERPOLATION_EN       RW       1       Set 1 will enable the interpolation of the fan expect table.         3       FAN2_JUMP_<br>HIGH_EN       This register controls the FAN2 duty movement when temperature over highest boundary.       0: The FAN2 duty will increases with the slope selected by         3       HIGH_EN       R/W       1       FAN2_RATE_SEL register.         1: The FAN2 duty will directly jumps to the value of SEC1SPEED2 register.       1: This bit only activates in duty mode.         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.         1       FAN2_TEMP_SEL       R/W       1       FAN2_RATE_SEL register.         1: The FAN2 duty will decreases with the slope selected by<br>FAN2_RATE_SEL register.       1: The FAN2 duty will decreases with the slope selected by<br>FAN2_RATE_SEL register.         1: The FAN2_DUMP_LOW_EN       R/W       1       1       FAN2_RATE_SEL register.         1: The FAN2 duty will decreases with the slope selected by<br>FAN2_RATE_SEL register.       1: The FAN2 duty will decreases with the slope selected by<br>FAN2_RATE_SEL register. <t< td=""><td>5</td><td>FAN2_UP_T_EN</td><td>R/W</td><td>0</td><td>Set 1 to force FAN2 to full speed if any temperature over its high limit.</td></t<>                                                                                   | 5   | FAN2_UP_T_EN  | R/W        | 0       | Set 1 to force FAN2 to full speed if any temperature over its high limit. |
| 3       FAN2_JUMP_<br>HIGH_EN       R/W       1       This register controls the FAN2 duty movement when temperature<br>over highest boundary.         3       HIGH_EN       R/W       1       FAN2_RATE_SEL register.         1       The FAN2 duty will increases with the slope selected by<br>FAN2_RATE_SEL register.       1       FAN2_NOTE:<br>The FAN2 duty will directly jumps to the value of SEC1SPEED2<br>register.         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.         1       This register controls the FAN2 duty movement when temperature<br>under (highest boundary – hysteresis).       0: The FAN2 duty will decreases with the slope selected by<br>FAN2_RATE_SEL register.         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.         1: The FAN2 duty will decreases with the slope selected by<br>FAN2_RATE_SEL register.       0: The FAN2 duty will decreases with the slope selected by<br>FAN2_RATE_SEL register.         1: The FAN2_duty will decreases with the slope selected by<br>FAN2_TEMP_SEL_DIG       FAN2_TEMP_SEL_DIG select the<br>temperature source for controlling FAN2. The following value is<br>comprised by (FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL_DIG select the<br>temperature source for controlling FAN2. The following value is<br>comprised by (FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL_DIG<br>000: fan1 follows temperature 1 (CR72h).         10: fan1 follows temperature 2 (CR74h).       010: fan1 follows temperature 3 (CR76h).         10: fan1 follows IBEX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBEX MCH temperature (CR7Ch).     < | 4   |               | R/W        | 1       | Set 1 will enable the interpolation of the fan expect table.              |
| 3       FAN2_JUMP_<br>HIGH_EN       R/W       1       FAN2_RATE_SEL register.<br>1: The FAN2 duty will increases with the slope selected by<br>FAN2_RATE_SEL register.<br>1: The FAN2 duty will directly jumps to the value of SEC1SPEED2<br>register.<br>This bit only activates in duty mode.         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.<br>This register controls the FAN2 duty movement when temperature<br>under (highest boundary – hysteresis).<br>0: The FAN2 duty will decreases with the slope selected by<br>FAN2_RATE_SEL register.<br>1: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.<br>This bit only activates in duty mode.         10       FAN2_TEMP_SEL       R/W       1       FAN2_RATE_SEL register.<br>1: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.<br>This bit only activates in duty mode.         1.0       FAN2_TEMP_SEL       R/W       10       This registers companying with FAN2_TEMP_SEL_DIG select the<br>temperature source for controlling FAN2_TEMP_SEL_DIG select the<br>temperature source for controlling FAN2_TEMP_SEL}         1.0       FAN2_TEMP_SEL       R/W       10         10       fan1 follows temperature 1 (CR72h).<br>001: fan1 follows temperature 2 (CR74h).<br>101: fan1 follows IBEX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBEX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                       |     |               | $\bigcirc$ |         | This register controls the FAN2 duty movement when temperature            |
| 3       FAN2_JUMP_<br>HIGH_EN       R/W       1       FAN2_RATE_SEL register.<br>1: The FAN2 duty will directly jumps to the value of SEC1SPEED2<br>register.<br>This bit only activates in duty mode.         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.<br>This bit only activates in duty mode.         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.<br>1: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.<br>1: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.<br>This bit only activates in duty mode.         1-0       FAN2_TEMP_SEL       R/W       1       FAN2_RATE_SEL register.<br>1: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.<br>This bit only activates in duty mode.         1-0       FAN2_TEMP_SEL       R/W       10       This registers companying with FAN2_TEMP_SEL_DIG select the<br>temperature source for controlling FAN2. The following value is<br>comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}<br>000: fan1 follows temperature 1 (CR72h).<br>001: fan1 follows temperature 2 (CR74h).<br>011: fan1 follows temperature 3 (CR76h).<br>100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBEX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBEX/TSI CPU temperature (CR7Ah).<br>101: fan1 follows IBEX PCH temperature (CR7Ah).<br>110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                               |     |               |            |         |                                                                           |
| 3       FAN2_UMP_<br>HIGH_EN       R/W       1       FAN2_RATE_SEL register.<br>1: The FAN2 duty will directly jumps to the value of SEC1SPEED2<br>register.<br>This bit only activates in duty mode.         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.<br>This register controls the FAN2 duty movement when temperature<br>under (highest boundary – hysteresis).         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.<br>1: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.<br>This bit only activates in duty mode.         1       FAN2_TEMP_SEL       R/W       1       FAN2_CATE_SEL register.<br>1: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.<br>This bit only activates in duty mode.         1-0       FAN2_TEMP_SEL_RATE_SEL       R/W       10       This registers companying with FAN2_TEMP_SEL_DIG select the<br>temperature source for controlling FAN2. The following value is<br>comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}<br>000: fan1 follows temperature 1 (CR72h).<br>001: fan1 follows temperature 2 (CR74h).<br>011: fan1 follows temperature 3 (CR76h).<br>100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBEX/TSI CPU temperature (CR7Ah).<br>101: fan1 follows IBEX/TSI CPU temperature (CR7Ah).<br>110: fan1 follows IBEX/TSI CPU temperature (CR7Ah).                                                              |     |               |            |         |                                                                           |
| HIGH_EN       1: The FAN2 duty will directly jumps to the value of SEC1SPEED2 register.         1: This bit only activates in duty mode.         This bit only activates in duty mode.         This register controls the FAN2 duty movement when temperature under (highest boundary – hysteresis).         0: The FAN2_UMP_LOW_EN         R/W       1         FAN2_JUMP_LOW_EN       R/W         1       FAN2_MUMP_LOW_EN         R/W       1         FAN2_UMP_LOW_EN       R/W         1       FAN2_duty will decreases with the slope selected by FAN2_RATE_SEL register.         1: The FAN2 duty will directly jumps to the value of SEC2SPEED register.         1: The FAN2 duty will directly jumps to the value of SEC2SPEED register.         1: The FAN2 duty will directly jumps to the value of SEC2SPEED register.         1: This bit only activates in duty mode.         This bit only activates in duty mode.         This registers companying with FAN2_TEMP_SEL_DIG select the temperature source for controlling FAN2_TEMP_SEL}         000: fan1 follows PECI temperature (CR7Eh)         001: fan1 follows temperature 1 (CR72h).         010: fan1 follows temperature 2 (CR74h).         011: fan1 follows IBEX/TSI CPU temperature (CR7Ah)         101: fan1 follows IBEX PCH temperature (CR7Ah)         101: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                           | 3   | FAN2_JUMP_    | R/W        | 1       |                                                                           |
| 2       FAN2_JUMP_<br>LOW_EN       R/W       1       This register controls the FAN2 duty movement when temperature<br>under (highest boundary – hysteresis).         2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.         1: The FAN2 duty will decreases with the slope selected by<br>FAN2_RATE_SEL register.       0: The FAN2 duty will decreases with the slope selected by<br>FAN2_RATE_SEL register.         1: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.       SEC2SPEED<br>register.         This bit only activates in duty mode.       This registers companying with FAN2_TEMP_SEL_DIG select the<br>temperature source for controlling FAN2. The following value is<br>comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}         1:0       FAN2_TEMP_SEL       R/W       10         1:0       fan1 follows PECI temperature (CR7Eh)       000: fan1 follows temperature 1 (CR72h).         0:1: fan1 follows IBEX/TSI CPU temperature (CR7Ah)       101: fan1 follows IBEX PCH temperature (CR7Ah)         1:1: fan1 follows IBEX PCH temperature (CR7Bh).       110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     | HIGH_EN       |            |         |                                                                           |
| 2       FAN2_JUMP_LOW_EN       This bit only activates in duty mode.         2       FAN2_JUMP_LOW_EN       This register controls the FAN2 duty movement when temperature under (highest boundary – hysteresis).         0: The FAN2 duty will decreases with the slope selected by FAN2_RATE_SEL register.       0: The FAN2 duty will decreases with the slope selected by FAN2_RATE_SEL register.         1: The FAN2 duty will directly jumps to the value of SEC2SPEEL register.       1: The FAN2 duty will directly jumps to the value of SEC2SPEEL register.         1: This bit only activates in duty mode.       This registers companying with FAN2_TEMP_SEL_DIG select the temperature source for controlling FAN2. The following value is comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}         1:0       FAN2_TEMP_SEL       R/W       10         1:0       FAN2_TEMP_SEL       R/W       10         1:0       fan1 follows temperature 2 (CR74h).       000: fan1 follows temperature 3 (CR76h).         1:0: fan1 follows IBEX/TSI CPU temperature (CR7Ah)       101: fan1 follows IBEX/TSI CPU temperature (CR7Ah).         1:1: fan1 follows IBEX PCH temperature (CR7Bh).       110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                         |     |               | $\lambda$  |         |                                                                           |
| 2       FAN2_JUMP_<br>LOW_EN       R/W       1       This register controls the FAN2 duty movement when temperature<br>under (highest boundary – hysteresis).         0: The FAN2 duty will decreases with the slope selected by<br>FAN2_RATE_SEL register.       0: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.         1: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.       This bit only activates in duty mode.         1-0       FAN2_TEMP_SEL       R/W       10         1-0       FAN2_TEMP_SEL       R/W       10         10       FAN2_TEMP_SEL       R/W       10         10       FAN2_TEMP_SEL       R/W       10         10       FAN2_TEMP_SEL       R/W       10         11.0       FAN2_TEMP_SEL       R/W       10         11.0       FAN2_TEMP_SEL       R/W       10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |               |            |         |                                                                           |
| 2       FAN2_JUMP_LOW_EN       R/W       1       under (highest boundary – hysteresis).       0: The FAN2 duty will decreases with the slope selected by FAN2_RATE_SEL register.         1: The FAN2 duty will directly jumps to the value of SEC2SPEED register.       1: The FAN2 duty will directly jumps to the value of SEC2SPEED register.         1: The FAN2 duty will directly jumps to the value of SEC2SPEED register.       This bit only activates in duty mode.         1.0       FAN2_TEMP_SEL       R/W       1         1.0       FAN2_TEMP_SEL       R/W       10         10       FAN2_TEMP_SEL       R/W       10         10: fan1 follows temperature 1 (CR72h).       010: fan1 follows temperature 2 (CR74h).         011: fan1 follows IBEX/TSI CPU temperature (CR7Ah)       101: fan1 follows IBEX PCH temperature (CR7Bh).         110: fan1 follows IBEX MCH temperature (CR7Ch).       101: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |               |            |         |                                                                           |
| 2       FAN2_JUMP_LOW_EN       R/W       1       0: The FAN2 duty will decreases with the slope selected by FAN2_RATE_SEL register.<br>1: The FAN2 duty will directly jumps to the value of SEC2SPEED register.<br>This bit only activates in duty mode.         1       A       This registers companying with FAN2_TEMP_SEL_DIG select the temperature source for controlling FAN2. The following value is comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}         1-0       FAN2_TEMP_SEL       R/W       10         1-0       FAN2_TEMP_SEL       R/W       10         10: fan1 follows temperature 1 (CR72h).       001: fan1 follows temperature 2 (CR74h).         010: fan1 follows temperature 3 (CR76h).       100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)         101: fan1 follows IBEX PCH temperature (CR7Bh).       101: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |               |            |         |                                                                           |
| 2       FAN2_JUMP_<br>LOW_EN       R/W       1       FAN2_RATE_SEL register.<br>1: The FAN2 duty will directly jumps to the value of SEC2SPEED<br>register.<br>This bit only activates in duty mode.         4       FAN2_TEMP_SEL       This registers companying with FAN2_TEMP_SEL_DIG select the<br>temperature source for controlling FAN2. The following value is<br>comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}<br>000: fan1 follows PECI temperature (CR7Eh)<br>001: fan1 follows temperature 1 (CR72h).         10       FAN2_TEMP_SEL       R/W       10         10       fan1 follows temperature 3 (CR76h).<br>100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBEX PCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     | V             |            |         |                                                                           |
| LOW_EN       1: The FAN2 duty will directly jumps to the value of SEC2SPEED register.<br>This bit only activates in duty mode.         This bit only activates in duty mode.       This registers companying with FAN2_TEMP_SEL_DIG select the temperature source for controlling FAN2. The following value is comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}         1-0       FAN2_TEMP_SEL       R/W       10       This follows temperature 1 (CR72h).         010: fan1 follows temperature 2 (CR74h).       010: fan1 follows temperature 3 (CR76h).       010: fan1 follows IBEX/TSI CPU temperature (CR7Ah)         100: fan1 follows IBEX MCH temperature (CR7Bh).       110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2   |               | R/W        |         |                                                                           |
| 1-0       FAN2_TEMP_SEL       R/W       10       This registers companying with FAN2_TEMP_SEL_DIG select the temperature source for controlling FAN2. The following value is comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}         1-0       FAN2_TEMP_SEL       R/W       10       This registers companying with FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}         10       In the temperature source for controlling FAN2. The following value is comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}         10       In the temperature source for controlling FAN2_TEMP_SEL         100: fan1 follows PECI temperature (CR74h).       In the temperature source (CR74h).         In the temperature source     |     | LOW_EN        |            |         |                                                                           |
| 1-0       FAN2_TEMP_SEL       R/W       10       This registers companying with FAN2_TEMP_SEL_DIG select the temperature source for controlling FAN2. The following value is comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}         1-0       FAN2_TEMP_SEL       R/W       10       This registers companying with FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}         1-0       FAN2_TEMP_SEL       R/W       10       This registers companying with FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}         100: fan1 follows PECI temperature (CR7Eh)       001: fan1 follows temperature 1 (CR72h).         010: fan1 follows temperature 2 (CR74h).       010: fan1 follows temperature 3 (CR76h).         100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)       101: fan1 follows IBEX PCH temperature (CR7Bh).         110: fan1 follows IBEX MCH temperature (CR7Ch).       110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |               |            |         |                                                                           |
| 1-0FAN2_TEMP_SELR/W10temperature source for controlling FAN2. The following value is<br>comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}<br>000: fan1 follows PECI temperature (CR7Eh)<br>001: fan1 follows temperature 1 (CR72h).<br>010: fan1 follows temperature 2 (CR74h).<br>011: fan1 follows temperature 3 (CR76h).<br>100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBEX PCH temperature (CR7Bh).<br>110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |               |            |         | This bit only activates in duty mode.                                     |
| 1-0FAN2_TEMP_SELR/W10comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}<br>000: fan1 follows PECI temperature (CR7Eh)<br>001: fan1 follows temperature 1 (CR72h).<br>010: fan1 follows temperature 2 (CR74h).<br>011: fan1 follows temperature 3 (CR76h).<br>100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBEX PCH temperature (CR7Bh).<br>110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |               |            |         | This registers companying with FAN2_TEMP_SEL_DIG select the               |
| 1-0FAN2_TEMP_SELR/W10000: fan1 follows PECI temperature (CR7Eh)<br>001: fan1 follows temperature 1 (CR72h).<br>010: fan1 follows temperature 2 (CR74h).<br>011: fan1 follows temperature 3 (CR76h).<br>100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBEX PCH temperature (CR7Bh).<br>110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |               |            |         | temperature source for controlling FAN2. The following value is           |
| 1-0FAN2_TEMP_SELR/W10001: fan1 follows temperature 1 (CR72h).<br>010: fan1 follows temperature 2 (CR74h).<br>011: fan1 follows temperature 3 (CR76h).<br>100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBEX PCH temperature (CR7Bh).<br>110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |               |            |         | comprised by {FAN2_TEMP_SEL_DIG, FAN2_TEMP_SEL}                           |
| 1-0       FAN2_TEMP_SEL       R/W       10       010: fan1 follows temperature 2 (CR74h).         010: fan1 follows temperature 3 (CR76h).       011: fan1 follows temperature 3 (CR76h).         100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)         101: fan1 follows IBEX PCH temperature (CR7Bh).         110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |               |            |         | 000: fan1 follows PECI temperature (CR7Eh)                                |
| 1-0       FAN2_TEMP_SEL       R/W       10         011: fan1 follows temperature 3 (CR76h).       100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)         101: fan1 follows IBEX PCH temperature (CR7Bh).       101: fan1 follows IBEX PCH temperature (CR7Bh).         110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |               |            |         | 001: fan1 follows temperature 1 (CR72h).                                  |
| 011: fan1 follows temperature 3 (CR76h).<br>100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)<br>101: fan1 follows IBEX PCH temperature (CR7Bh).<br>110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |               |            |         | 010: fan1 follows temperature 2 (CR74h).                                  |
| 101: fan1 follows IBEX PCH temperature (CR7Bh).<br>110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1-0 | FAN2_TEMP_SEL | R/W        | 10      | 011: fan1 follows temperature 3 (CR76h).                                  |
| 110: fan1 follows IBEX MCH temperature (CR7Ch).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |               |            |         | 100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |               |            |         | 101: fan1 follows IBEX PCH temperature (CR7Bh).                           |
| 111: fan1 follows IBEX maximum temperature (CR7Dh).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |               |            |         | 110: fan1 follows IBEX MCH temperature (CR7Ch).                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |               |            |         | 111: fan1 follows IBEX maximum temperature (CR7Dh).                       |
| Otherwise: reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |               |            |         | Otherwise: reserved.                                                      |



۰.

### 6.6.59 FAN3 Index C0h- CFh

| Address    | Attribute  | Default Value | Description                                                           |
|------------|------------|---------------|-----------------------------------------------------------------------|
|            |            |               | FAN3 count reading (MSB). At the moment of reading this register,     |
| C0h        | RO         | 8'h0F         | the LSB will be latched. This will prevent from data updating when    |
| Con        | RU         | 0 110F        | reading. To read the fan count correctly, read MSB first and followed |
|            |            |               | read the LSB.                                                         |
| C1h        | RO         | 8'hff         | FAN3 count reading (LSB).                                             |
|            | 5          |               | RPM mode(CR96 bit4=0):                                                |
|            |            | $\times$      | FAN3 expect speed count value (MSB), in auto fan mode(CR96            |
| C2h        | R/W        | 8'h00         | bit5 $\rightarrow$ 0) this register is auto updated by hardware.      |
|            |            |               | Duty mode(CR96 bit4=1):                                               |
|            |            |               | This byte is reserved byte.                                           |
|            |            |               | RPM mode(CR96 bit4=0):                                                |
|            |            |               | FAN3 expect speed count value (LSB) or expect PWM duty , in auto      |
|            | $\bigcirc$ |               | fan mode this register is auto updated by hardware and read only.     |
| C3h        | R/W        | 8'h01         | Duty mode(CR96 bit4=1):                                               |
| 0311       | R/W        | 01101         | The Value programming in this byte is duty value. In auto fan         |
|            |            |               | mode(CR96 bit5 $\rightarrow$ 0) this register is updated by hardware. |
|            |            |               | Ex: 5→ 5*100/255 %                                                    |
|            |            |               | 255 → 100%                                                            |
|            |            | C             | FAN3 full speed count reading (MSB). At the moment of reading this    |
| Cab        |            | 0'502         | register, the LSB will be latched. This will prevent from data        |
| C4h        | R/W        | 8'h03         | updating when reading. To read the fan count correctly, read MSB      |
|            |            |               | first and followed read the LSB.                                      |
| C5h        | R/W        | 8'hff         | FAN3 full speed count reading (LSB).                                  |
| 6.6.60 VT3 | BOUNDARY   | 1 TEMPERATU   | RE – Index C6h                                                        |

### 6.6.60 VT3 BOUNDARY 1 TEMPERATURE - Index C6h

| 6.6.60 | 6.6.60 VT3 BOUNDARY 1 TEMPERATURE – Index C6h |     |               |                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|--------|-----------------------------------------------|-----|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit    | Name                                          | R/W | Default       | Description                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 7-0    | BOUND1TMP3                                    | R/W | 3Ch<br>(60°C) | The first boundary temperature for VT3 in temperature mode.<br>When VT3 temperature <b>exceeds</b> this boundary, FAN3 expect value<br>will load from segment <b>1</b> register (index CA)h.<br>When VT3 temperature is <b>under</b> this boundary – hysteresis, FAN3<br>expect value will load from segment <b>2</b> register (index CAh).<br>This byte is a 2's complement value ranging from -128'C ~ 127'C. |  |  |  |





### 6.6.61 VT3 BOUNDARY 2 TEMPERATURE – Index C9h

| Bit | Name           | R/W | Default                                                            | Description                                                           |
|-----|----------------|-----|--------------------------------------------------------------------|-----------------------------------------------------------------------|
|     | D BOUND2TMP3 R |     |                                                                    | The second boundary temperature for VT3 in temperature mode.          |
|     |                |     |                                                                    | When VT3 temperature <b>exceeds</b> this boundary, FAN3 expect value  |
| 7-0 |                |     | 1Eh                                                                | will load from segment <b>2</b> register (index CB)h.                 |
| 7-0 |                | R/W | (30°C)                                                             | When VT3 temperature is <b>under</b> this boundary – hysteresis, FAN3 |
|     |                |     | expect value will load from segment <b>3</b> register (index CBh). |                                                                       |
|     |                |     |                                                                    | This byte is a 2's complement value ranging from -128'C ~ 127'C.      |

### 6.6.62 FAN3 SEGMENT 1 SPEED COUNT – Index CAh

| Bit                        | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W      | Default       | Description                                                                     |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------|---------------------------------------------------------------------------------|
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |               | The meaning of this register is depending on the FAN3_MODE(CR96)                |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |               | 2'b00: The value that set in this byte is the relative expect fan speed         |
| $\boldsymbol{\mathcal{A}}$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Ř        |               | % of the full speed in this temperature section.                                |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <u>^</u> |               | Ex:                                                                             |
| 7-0                        | SEC1SPEED3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W      | FFh<br>(100%) | 100%:full speed: User must set this register to 0.                              |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |               | 60% full speed: (100-60)*32/60, so user must program 21 to this reg.            |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |               | X% full speed: The value programming in this byte is $\rightarrow$ (100-X)*32/X |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V        |               | 2'b01: The value that set in this byte is mean the expect PWM                   |
|                            | , in the second s |          | 15            | duty-cycle in this temperature section.                                         |

### 6.6.63 FAN3 SEGMENT 2 SPEED COUNT – Index CBh

| Bit | Name           | R/W | Default      | Description                                                             |
|-----|----------------|-----|--------------|-------------------------------------------------------------------------|
|     |                | R/W | D9h<br>(85%) | The meaning of this register is depending on the FAN3_MODE(CR96)        |
|     |                |     |              | 2'b00: The value that set in this byte is the relative expect fan speed |
| 7-0 | 7-0 SEC2SPEED3 |     |              | % of the full speed in this temperature section.                        |
|     |                |     |              | 2'b01: The value that set in this byte is mean the expect PWM           |
|     |                |     |              | duty-cycle in this temperature section.                                 |

### 6.6.64 FAN3 SEGMENT 3 SPEED COUNT – Index CEh

| Bit | Name       | R/W | Default | Description                                                             |
|-----|------------|-----|---------|-------------------------------------------------------------------------|
|     |            |     |         | The meaning of this register is depending on the FAN3_MODE(CR96)        |
|     |            |     | 80h     | 2'b00: The value that set in this byte is the relative expect fan speed |
| 7-0 | SEC3SPEED3 | R/W | . ,     | % of the full speed in this temperature section.                        |
|     |            |     |         | 2'b01: The value that set in this byte is mean the expect PWM           |
|     |            |     |         | duty-cycle in this temperature section.                                 |





•

### 6.6.65 FAN3 Temperature Mapping Select – Index CFh

| Bit | Name                      | R/W                    | Default | Description                                                               |
|-----|---------------------------|------------------------|---------|---------------------------------------------------------------------------|
| 7   | FAN3_TEMP_                |                        | 0       | This bit companies with FAN3_TEMP_SEL select the temperature              |
| 7   | SEL_DIG                   | R/W                    | U       | source for controlling FAN3.                                              |
|     |                           |                        |         | Set this bit to select FAN3 PWM output frequency.                         |
| 6   | FAN3_PWM_                 | R/W                    | 0       | 0: 23.5 kHz                                                               |
|     | FREQ_SEL                  |                        |         | 1: 220 Hz                                                                 |
| 5   | FAN3_UP_T_EN              | R/W                    | 0       | Set 1 to force FAN3 to full speed if any temperature over its high limit. |
| 4   | FAN3_<br>INTERPOLATION_EN | R/W                    | 1       | Set 1 will enable the interpolation of the fan expect table.              |
|     |                           | $\searrow$             |         | This register controls the FAN3 duty movement when temperature            |
|     |                           | - /                    |         | over highest boundary.                                                    |
|     |                           | $\checkmark$           |         | 0: The FAN3 duty will increases with the slope selected by                |
| 3   | FAN3_JUMP_                | R/W                    | 1       | FAN3_RATE_SEL register.                                                   |
|     | HIGH_EN                   |                        |         | 1: The FAN3 duty will directly jumps to the value of SEC1SPEED3           |
|     |                           | $\boldsymbol{\lambda}$ |         | register.                                                                 |
|     |                           |                        |         | This bit only activates in duty mode.                                     |
|     |                           |                        | 2       | This register controls the FAN3 duty movement when temperature            |
|     |                           |                        |         | under (highest boundary – hysteresis).                                    |
|     |                           |                        |         | 0: The FAN3 duty will decreases with the slope selected by                |
| 2   | FAN3_JUMP_                | R/W                    |         | FAN3_RATE_SEL register.                                                   |
|     | LOW_EN                    |                        |         | 1: The FAN3 duty will directly jumps to the value of SEC2SPEED3           |
|     |                           |                        |         | register.                                                                 |
|     |                           |                        |         | This bit only activates in duty mode.                                     |
|     |                           |                        |         | This registers companying with FAN3_TEMP_SEL_DIG select the               |
|     |                           |                        |         | temperature source for controlling FAN3. The following value is           |
|     |                           |                        |         | comprised by {FAN3_TEMP_SEL_DIG, FAN3_TEMP_SEL}                           |
|     |                           |                        |         | 000: fan1 follows PECI temperature (CR7Eh)                                |
|     |                           |                        |         | 001: fan1 follows temperature 1 (CR72h).                                  |
| 1-0 | FAN3_TEMP_SEL             | R/W                    | 11      | 010: fan1 follows temperature 2 (CR74h).                                  |
|     |                           |                        | 11      | 011: fan1 follows temperature 3 (CR76h).                                  |
|     |                           |                        |         | 100: fan1 follows IBEX/TSI CPU temperature (CR7Ah)                        |
|     |                           |                        |         | 101: fan1 follows IBEX PCH temperature (CR7Bh).                           |
|     |                           |                        |         | 110: fan1 follows IBEX MCH temperature (CR7Ch).                           |
|     |                           |                        |         | 111: fan1 follows IBEX maximum temperature (CR7Dh).                       |
|     |                           |                        |         | Otherwise: reserved.                                                      |



۰.

### 6.6.66 TSI Temperature 0 – Index E0h

| Bit | Name      | R/W | Default   | Description                                                        |
|-----|-----------|-----|-----------|--------------------------------------------------------------------|
|     |           |     |           | This is the AMD TSI reading if AMD TSI enable.                     |
|     |           |     |           | And will be highest temperature among CPU, MCH and PCH if Intel    |
|     | TSI_TEMP0 | R/W | -         | temperature interface enable. The range is 0~255'C. To access this |
|     |           |     |           | byte, MCH_BANK_SEL must set to "0".                                |
|     |           |     |           | This byte is used as multi-purpose:                                |
| 7-0 | . 2       |     |           | 6. The received data of receive protocol.                          |
| 7-0 |           | 1   |           | 7. The first received byte of read word protocol.                  |
|     |           | DAA | 0'600     | 8. The 10 <sup>th</sup> received byte of read block protocol.      |
|     | SMB_DATA0 | R/W | R/W 8'h00 | 9. The sent data for send byte protocol and write byte protocol.   |
|     |           |     |           | 10. The first send byte for write word protocol.                   |
|     |           |     |           | 11. The first send byte for write block protocol.                  |
|     |           | .2  |           | To access this byte, MCH_BANK_SEL should be set to "1".            |

### 6.6.67 TSI Temperature 1 – Index E1h

| Bit    | Name                                          | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|--------|-----------------------------------------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|        | TSI_TEMP1                                     | R   | $\sum$  | This is the high byte of Intel temperature interface PCH reading. The range is 0~255'C.<br>To access this byte, MCH_BANK_SEL should be set to "0".                                                                                                                                                                                                                                                                          |  |  |
| 7-0    | SMB_DATA1                                     | R/W |         | <ol> <li>This byte is used as multi-purpose:</li> <li>The second received byte of read word protocol.</li> <li>The 11<sup>th</sup> received byte of read block protocol.</li> <li>The second send byte for write word protocol.</li> <li>The second send byte for write block protocol.</li> <li>The second send byte for write block protocol.</li> <li>To access this byte, MCH_BANK_SEL should be set to "1".</li> </ol> |  |  |
| 6.6.68 | 6.6.68 TSI Temperature 2 Low Byte – Index E2h |     |         |                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |

### 6.6.68 TSI Temperature 2 Low Byte – Index E2h

| Bit | Name         | R/W | Default | Description                                                                                                                                                                               |
|-----|--------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | TSI_TEMP2_LO | R   |         | This is the low byte of Intel temperature interface CPU reading. The reading is the fraction part of CPU temperature. Bit 0 indicates the error status.<br>0: No error.<br>1: Error code. |
|     |              |     |         | To access this byte, MCH_BANK_SEL should be set to "0".                                                                                                                                   |





|           |     |       | This is the 12 <sup>th</sup> byte of the block read protocol.   |
|-----------|-----|-------|-----------------------------------------------------------------|
| SMB_DATA2 | R/W | 8'h00 | This byte is also used as the 3rd byte of block write protocol. |
|           |     |       | To access this byte, MCH_BANK_SEL should be set to "1".         |

### 6.6.69 TSI Temperature 2 High Byte – Index E3h

| Bit | Name         | R/W | Default | Description                                                           |
|-----|--------------|-----|---------|-----------------------------------------------------------------------|
|     |              |     |         | This is the high byte of Intel temperature interface CPU reading. The |
|     | TSI_TEMP2_HI | R   | -       | reading is the decimal part of CPU temperature.                       |
| 7-0 |              |     |         | To access this byte, MCH_BANK_SEL should be set to "0".               |
| 7-0 |              |     |         | This is the 13 <sup>th</sup> byte of the block read protocol.         |
|     | SMB_DATA3    | R/W | 8'h00   | This byte is also used as the 4th byte of block write protocol.       |
|     |              |     |         | To access this byte, MCH_BANK_SEL should be set to "1".               |

### 6.6.70 TSI Temperature 3 – Index E4h

| Bit    | Name                                 | R/W | Default | Description                                                           |  |  |  |
|--------|--------------------------------------|-----|---------|-----------------------------------------------------------------------|--|--|--|
|        |                                      |     |         | This is the high byte of Intel temperature interface MCH reading. The |  |  |  |
|        | TSI_TEMP3                            | R   | -       | range is 0~255'C.                                                     |  |  |  |
| 7.0    |                                      |     |         | To access this byte, MCH_BANK_SEL should be set to "0".               |  |  |  |
| 7-0    |                                      | V   |         | This is the 14 <sup>th</sup> byte of the block read protocol.         |  |  |  |
|        | SMB_DATA4                            | R/W | 8'h00   | This byte is also used as the 5th byte of block write protocol.       |  |  |  |
|        |                                      |     |         | To access this byte, MCH_BANK_SEL should be set to "1".               |  |  |  |
| 6.6.71 | 6.6.71 TSI Temperature 4 – Index E5h |     |         |                                                                       |  |  |  |
| 1      |                                      | 1   |         |                                                                       |  |  |  |

## 6.6.71 TSI Temperature 4 – Index E5h

| Bit | Name        | R/W | Default | Description                                                         |
|-----|-------------|-----|---------|---------------------------------------------------------------------|
|     |             |     |         | This is the high byte of Intel temperature interface DIMM0 reading. |
|     | TSI_TEMP4   | R   | -       | The range is 0~255'C.                                               |
| 7-0 |             |     |         | To access this byte, MCH_BANK_SEL should be set to "0".             |
|     |             |     |         | This is the 15 <sup>th</sup> byte of the block read protocol.       |
|     | SMB_DATA5 F | R/W | 8'h00   | This byte is also used as the 6th byte of block write protocol.     |
|     |             |     |         | To access this byte, MCH_BANK_SEL should be set to "1".             |

### 6.6.72 TSI Temperature 5 – Index E6h

| Bit | Name          | R/W | Default               | Description                                                         |
|-----|---------------|-----|-----------------------|---------------------------------------------------------------------|
|     |               |     |                       | This is the high byte of Intel temperature interface DIMM1 reading. |
| 7-0 | 7-0 TSI_TEMP5 | R - | The range is 0~255'C. |                                                                     |
|     |               |     |                       | To access this byte, MCH_BANK_SEL should be set to "0".             |





|           |     |       | This is the 16 <sup>th</sup> byte of the block read protocol.   |
|-----------|-----|-------|-----------------------------------------------------------------|
| SMB_DATA6 | R/W | 8'h00 | This byte is also used as the 7th byte of block write protocol. |
|           |     |       | To access this byte, MCH_BANK_SEL should be set to "1".         |

### 6.6.73 TSI Temperature 6 – Index E7h

| Bit | Name      | R/W | Default | Description                                                         |
|-----|-----------|-----|---------|---------------------------------------------------------------------|
|     |           |     |         | This is the high byte of Intel temperature interface DIMM2 reading. |
|     | TSI_TEMP6 | R   | -       | The range is 0~255'C.                                               |
| 7-0 |           |     |         | To access this byte, MCH_BANK_SEL should be set to "0".             |
| 7-0 |           |     |         | This is the 17 <sup>th</sup> byte of the block read protocol.       |
|     | SMB_DATA7 | R/W | 8'h00   | This byte is also used as the 8th byte of block write protocol.     |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".             |

### 6.6.74 TSI Temperature 7 – Index E8h

| Name              | R/W                    | Default                   | Description                                                         |
|-------------------|------------------------|---------------------------|---------------------------------------------------------------------|
|                   | R                      |                           | This is the high byte of Intel temperature interface DIMM3 reading. |
| TSI_TEMP7         |                        | -                         | The range is 0~255'C. The above 9 bytes could also be used as the   |
|                   |                        |                           | read data of block read protocol if the TSI is disable or pending.  |
|                   | V                      |                           | This is the 18 <sup>th</sup> byte of the block read protocol.       |
| SMB_DATA8         | R/W                    | 8'h00                     | This byte is also used as the 9th byte of block write protocol.     |
|                   |                        |                           | To access this byte, MCH_BANK_SEL should be set to "1".             |
|                   |                        | C                         |                                                                     |
| SMB Data Buffer 9 | ) – Ind                | lex E9h                   |                                                                     |
|                   | TSI_TEMP7<br>SMB_DATA8 | TSI_TEMP7 R SMB_DATA8 R/W | TSI_TEMP7 R -                                                       |

## 6.6.75 SMB Data Buffer 9 – Index E9h

| Bit | Name      | R/W | Default | Description                                                     |
|-----|-----------|-----|---------|-----------------------------------------------------------------|
|     |           |     |         | This is the 18 <sup>th</sup> byte of the block read protocol.   |
| 7-0 | SMB_DATA9 | R/W | V FFh   | This byte is also used as the 9th byte of block write protocol. |
|     |           |     |         | To access this byte, MCH_BANK_SEL should be set to "1".         |

### 6.6.76 Block Write Count Register – Index ECh

| Bit | Name             | R/W | Default | Description                                                           |
|-----|------------------|-----|---------|-----------------------------------------------------------------------|
| 7   |                  | R/W | 0       | This bit is used to select the register in index E0h to E9h.          |
| 1   | MCH_BANK_SEL     |     |         | Set "0" to read the temperature bank and "1" to access the data bank. |
| 6   | Reserved         | -   | 0       | Reserved                                                              |
| 5.0 |                  |     | 0       | Use the register to specify the byte count of block write protocol.   |
| 5-0 | 5-0 BLOCK_WR_CNT | R/W |         | Support up to 10 bytes.                                               |





۰.

### 6.6.77 SMB Command Byte/TSI Command Byte – Index EDh

| Bit | Name                    | R/W | Default | Description                                                           |
|-----|-------------------------|-----|---------|-----------------------------------------------------------------------|
|     |                         |     |         | There are actual two bytes for this index. TSI_CMD_PROG select        |
|     | 7-0 SMB_CMD/TSI_CMD R/W |     |         | which byte to be programmed:                                          |
|     |                         |     |         | 0: SMB_CMD, which is the command code for write byte/word, read       |
| 7-0 |                         | R/W |         | byte/word, block write/read and process call protocol.                |
|     |                         |     |         | 1: TSI_CMD, which is the command code for Intel temperature           |
|     | 2                       |     |         | interface block read protocol and the data byte for AMD TSI send byte |
|     |                         |     |         | protocol.                                                             |

### 6.6.78 SMB Status – Index EEh

| Bit | Name         | R/W | Default | Description                                                                                                                                                                                                                                             |
|-----|--------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TSI_PENDING  | R/W | 0       | Set 1 to pending auto TSI accessing. (In AMD model, auto accessing will issue a send-byte followed a receive-byte; In Intel model, auto accessing will issue a block read).<br>To use the TSI_SCL/TSI_SDA as a SMBus master, set this bit to "1" first. |
| 6   | TSI_CMD_PROG | R/W | 0       | Set 1 to program TSI_CMD.                                                                                                                                                                                                                               |
| 5   | PROC_KILL    | R/W | 0       | Kill the current SMBus transfer and return the state machine to idle. It will set an fail status if the current transfer is not completed.                                                                                                              |
| 4   | FAIL_STS     | R   | 0       | This is set when PROC_KI LL kill a un-completed transfer. It will be auto cleared by next SMBus transfer.                                                                                                                                               |
| 3   | SMB_ABT_ERR  | R   | 0       | This is the arbitration lost status if a SMBus command is issued. Auto cleared by next SMBus command.                                                                                                                                                   |
| 2   | SMB_TO_ERR   | R   | 0       | This is the timeout status if a SMBus command is issued. Auto cleared by next SMBus command.                                                                                                                                                            |
| 1   | SMB_NAC_ERR  | R   | 0       | This is the NACK error status if a SMBus command is issued. Auto cleared by next SMBus command.                                                                                                                                                         |
| 0   | SMB_READY    | R   | 1       | 0: a SMBus transfer is in process.<br>1: Ready for next SMBus command.                                                                                                                                                                                  |

### 6.6.79 SMB Protocol Select – Index EFh

| Bit | Name      | R/W | Default | Description                                                                        |
|-----|-----------|-----|---------|------------------------------------------------------------------------------------|
| 7   | SMB_START | W   | 0       | Write "1" to trigger a SMBus transfer with the protocol specified by SMB_PROTOCOL. |
| 6-4 | Reserved  | _   | -       | Reserved.                                                                          |



۰.

|     |              |            |   | Select what protocol if a SMBus transfer is triggered. |
|-----|--------------|------------|---|--------------------------------------------------------|
|     |              |            |   | 0001b: send byte.                                      |
|     |              |            |   | 0010b: write byte.                                     |
|     |              |            |   | 0011b: write word.                                     |
|     |              |            |   | 0100b: Reserved.                                       |
|     |              |            |   | 0101b: block write.                                    |
| 3-0 | SMB_PROTOCOL | R/W        | 0 | 0111b: quick command (write).                          |
|     | 2            |            |   | 1001b: receive byte.                                   |
|     |              |            |   | 1010b: read byte.                                      |
|     |              |            |   | 1011b: Reserved                                        |
|     |              | $\bigcirc$ |   | 1101b: block read.                                     |
|     |              |            |   | 1111b: Reserved                                        |
|     |              |            |   | Otherwise: reserved.                                   |
|     |              | 1          | 1 |                                                        |

### 6.7 KBC Registers (CR05)

### 6.7.1 KBC Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description     |
|-----|----------|-----|---------|-----------------|
| 7-1 | Reserved |     |         | Reserved        |
| 0   | KBC EN   | R/W |         | 0: disable KBC. |
|     |          |     |         | 1: enable KBC.  |

### 6.7.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                                                                                |
|-----|--------------|-----|---------|--------------------------------------------------------------------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 00h     | The MSB of KBC command port address. The address of data port is command port address + 4; |

### 6.7.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                                                                                |
|-----|--------------|-----|---------|--------------------------------------------------------------------------------------------|
| 7-0 | BASE_ADDR_LO | R/W |         | The LSB of KBC command port address. The address of data port is command port address + 4. |

### 6.7.4 KBC IRQ Channel Select Register — Index 70h

| Bit | Name     | R/W | Default | Description                                    |
|-----|----------|-----|---------|------------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                      |
| 3-0 | SELKIRQ  | R/W | 1h      | Select the IRQ channel for keyboard interrupt. |

6.7.5 Mouse IRQ Channel Select Register — Index 72h



| Bit | Name     | R/W | Default | Description                                      |
|-----|----------|-----|---------|--------------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                        |
| 3-0 | SELMIRQ  | R/W | Ch      | Select the IRQ channel for PS/2 mouse interrupt. |

### 6.7.6 Auto Swap Register — Index FEh (Powered by VBAT)

| Bit | Name        | R/W      | Default | Description                                                           |
|-----|-------------|----------|---------|-----------------------------------------------------------------------|
| 7   | AUTO_DET_EN | R/W      | 1b      | 0: disable auto detect keyboard/mouse swap.                           |
| 6-5 | Descried    |          |         | 1: enable auto detect keyboard/mouse swap.                            |
| C-0 | Reserved    | <u> </u> | -       | Reserved.                                                             |
|     |             |          | $\sum$  | 0: Keyboard/mouse not swap.                                           |
| 4   | KB MO SWAP  | R/W      | Ob      | 1: Keyboard/mouse swap.                                               |
|     |             |          |         | This bit is set/clear by hardware if AUTO_DET_EN is set to "1". Users |
|     |             | R        |         | could also program this bit manually.                                 |
| 3-0 | Reserved    | -        | 1h      | Reserved                                                              |

### 6.8 GPIO Registers (CR06)

### 6.8.1 GPIO Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description                                           |
|-----|----------|-----|---------|-------------------------------------------------------|
| 7-1 | Reserved | 1   |         | Reserved                                              |
| 0   | GPIO_EN  | R/W |         | 0: disable GPIO I/O Port.<br>1: enable GPIO I/O Port. |

### 6.8.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                                                   |
|-----|--------------|-----|---------|---------------------------------------------------------------|
| 7-0 |              | R/W | 00h     | The MSB of GPIO index/data port address. The index port is    |
| 7-0 | BASE_ADDR_HI |     |         | BASE_ADDR[15:2] + 5 and the data port is BASE_ADDR[15:2] + 6. |

### 6.8.3 Base Address Low Register — Index 61h

| Bit | Name             | R/W | Default | Description                                                   |
|-----|------------------|-----|---------|---------------------------------------------------------------|
| 7-0 | 7-0 BASE ADDR LO | R/W | 00h     | The LSB of GPIO index/data port address. The index port is    |
| 7-0 | BASE_ADDR_EO     |     |         | BASE_ADDR[15:2] + 5 and the data port is BASE_ADDR[15:2] + 6. |





۰.

### 6.8.4 GPIRQ Channel Select Register — Index 70h

| Bit | Name     | R/W | Default | Description                                |
|-----|----------|-----|---------|--------------------------------------------|
| 7-4 | Reserved | -   | -       | Reserved.                                  |
| 3-0 | SELGPIRQ | R/W | 0h      | Select the IRQ channel for GPIO interrupt. |

### 6.8.5 GPIO0 Output Enable Register — Index F0h

| Bit   | Name                                         | R/W | Default | Description                                                 |  |  |
|-------|----------------------------------------------|-----|---------|-------------------------------------------------------------|--|--|
| 7-6   | Reserved                                     | -   | -       | Reserved.                                                   |  |  |
| 5     | GPIO05_OE                                    | R/W | 0       | 0: GPIO05 is in input mode.<br>1: GPIO05 is in output mode. |  |  |
| 4     | GPIO04_OE                                    | R/W | 0       | 0: GPIO04 is in input mode.<br>1: GPIO04 is in output mode. |  |  |
| 3     | GPIO03_OE                                    | R/W | 0       | 0: GPIO03 is in input mode.<br>1: GPIO03 is in output mode. |  |  |
| 2     | GPIO02_OE                                    | R/W | 0       | 0: GPIO02 is in input mode.<br>1: GPIO02 is in output mode. |  |  |
| 1     | GPIO01_OE                                    | R/W | 0       | 0: GPIO01 is in input mode.<br>1: GPIO01 is in output mode. |  |  |
| 0     | GPIO00_OE                                    | R/W | 0       | 0: GPIO00 is in input mode.<br>1: GPIO00 is in output mode. |  |  |
| 6.8.6 | 5.8.6 GPIO0 Output Data Register — Index F1h |     |         |                                                             |  |  |

### 6.8.6 GPIO0 Output Data Register — Index F1h

| Bit | Name       | R/W | Default | Description                                                                          |
|-----|------------|-----|---------|--------------------------------------------------------------------------------------|
| 7-6 | Reserved   | -   | -       | Reserved.                                                                            |
| 5   | GPIO05_VAL | R/W | 1       | 0: GPIO05 outputs 0 when in output mode.<br>1: GPIO05 outputs 1 when in output mode. |
| 4   | GPIO04_VAL | R/W | 1       | 0: GPIO04 outputs 0 when in output mode.<br>1: GPIO04 outputs 1 when in output mode. |
| 3   | GPIO03_VAL | R/W | 1       | 0: GPIO03 outputs 0 when in output mode.<br>1: GPIO03 outputs 1 when in output mode. |
| 2   | GPIO02_VAL | R/W | 1       | 0: GPIO02 outputs 0 when in output mode.<br>1: GPIO02 outputs 1 when in output mode. |
| 1   | GPIO01_VAL | R/W | 1       | 0: GPIO01 outputs 0 when in output mode.<br>1: GPIO01 outputs 1 when in output mode. |
| 0   | GPIO00_VAL | R/W | 1       | 0: GPIO00 outputs 0 when in output mode.<br>1: GPIO00 outputs 1 when in output mode. |

### 6.8.7 GPIO Pin Status Register — Index F2h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-6 | Reserved | -   | -       | Reserved.   |





| 5 | GPIO05_IN | R | - | The pin status of 3VSBSW/GPIO05   |
|---|-----------|---|---|-----------------------------------|
| 4 | GPIO04_IN | R | - | The pin status of SLOTOCC#/GPIO04 |
| 3 | GPIO03_IN | R | - | The pin status of TIMING1/GPIO03  |
| 2 | GPIO02_IN | R | - | The pin status of TIMING2/GPIO02  |
| 1 | GPIO01_IN | R | - | The pin status of TIMING4/GPIO01  |
| 0 | GPIO00_IN | R | - | The pin status of TIMING3/GPIO00  |

# 6.8.8 GPIO Drive Enable Register — Index F3h

| Bit   | Name                                          | R/W | Default | Description                                                                       |  |
|-------|-----------------------------------------------|-----|---------|-----------------------------------------------------------------------------------|--|
| 7     | Reserved                                      | -   | -       | Reserved.                                                                         |  |
| 5     | GPIO05_DRV_EN                                 | R/W | 0       | 0: GPIO05 is open drain in output mode.<br>1: GPIO05 is push pull in output mode. |  |
| 4     | GPIO04_DRV_EN                                 | R/W | 0       | 0: GPIO04 is open drain in output mode.<br>1: GPIO04 is push pull in output mode. |  |
| 3     | GPIO03_DRV_EN                                 | R/W | 0       | 0: GPIO03 is open drain in output mode.<br>1: GPIO03 is push pull in output mode. |  |
| 2     | GPIO02_DRV_EN                                 | R/W | 0       | 0: GPIO02 is open drain in output mode.<br>1: GPIO02 is push pull in output mode. |  |
| 1     | GPIO01_DRV_EN                                 | R/W | 0       | 0: GPIO01 is open drain in output mode.<br>1: GPIO01 is push pull in output mode. |  |
| 0     | GPIO00_DRV_EN                                 | R/W | 0       | 0: GPIO00 is open drain in output mode.<br>1: GPIO00 is push pull in output mode. |  |
| 6.8.9 | .8.9 GPIO1 Output Enable Register — Index E0h |     |         |                                                                                   |  |

# 6.8.9 GPIO1 Output Enable Register — Index E0h

| Bit | Name      | R/W | Default | Description                                                 |
|-----|-----------|-----|---------|-------------------------------------------------------------|
| 7   | GPIO17_OE | R/W | 0       | 0: GPIO17 is in input mode.<br>1: GPIO17 is in output mode. |
| 6   | GPIO16_OE | R/W | 0       | 0: GPIO16 is in input mode.<br>1: GPIO16 is in output mode. |
| 5   | GPIO15_OE | R/W | 0       | 0: GPIO15 is in input mode.<br>1: GPIO15 is in output mode. |
| 4   | GPIO14_OE | R/W | 0       | 0: GPIO14 is in input mode.<br>1: GPIO14 is in output mode. |
| 3   | GPIO13_OE | R/W | 0       | 0: GPIO13 is in input mode.<br>1: GPIO13 is in output mode. |
| 2   | GPIO12_OE | R/W | 0       | 0: GPIO12 is in input mode.<br>1: GPIO12 is in output mode. |
| 1   | GPIO11_OE | R/W | 0       | 0: GPIO11 is in input mode.<br>1: GPIO11 is in output mode. |
| 0   | GPIO10_OE | R/W | 0       | 0: GPIO10 is in input mode.<br>1: GPIO10 is in output mode. |





۰.

### 6.8.10 GPIO1 Output Data Register — Index E1h

| Bit | Name         | R/W     | Default | Description                              |
|-----|--------------|---------|---------|------------------------------------------|
| 7   | GPIO17 VAL   | R/W     | 1       | 0: GPIO17 outputs 0 when in output mode. |
|     |              |         | •       | 1: GPIO17 outputs1 when in output mode.  |
| 6   | GPIO16_VAL   | R/W     | 1       | 0: GPIO16 outputs 0 when in output mode. |
| U   |              | 1.7.4.4 | 1       | 1: GPIO16 outputs1 when in output mode.  |
| 5   | GPIO15 VAL   | R/W     | 1       | 0: GPIO15 outputs 0 when in output mode. |
|     | GFIOIS_VAL   |         | 1       | 1: GPIO15 outputs 1 when in output mode. |
| 4   | GPIO14 VAL   | R/W     | 1       | 0: GPIO14 outputs 0 when in output mode. |
| 4   | GI IO I4_VAL |         |         | 1: GPIO14 outputs 1 when in output mode. |
| 3   | GPIO13_VAL   | R/W     | 1       | 0: GPIO13 outputs 0 when in output mode. |
| 5   | GHOI3_VAL    |         |         | 1: GPIO13 outputs 1 when in output mode. |
| 2   | GPIO12 VAL   | R/W     | 1       | 0: GPIO12 outputs 0 when in output mode. |
| 2   | GPIO12_VAL   |         |         | 1: GPIO12 outputs 1 when in output mode. |
| 1   | GPIO11 VAL   | R/W     | 1       | 0: GPIO11 outputs 0 when in output mode. |
|     | GFIOTI_VAL   |         | I       | 1: GPIO11 outputs 1 when in output mode. |
| 0   | GPIO10 VAL   |         | 1       | 0: GPIO10 outputs 0 when in output mode. |
| 0   | GFICIO_VAL   | R/W     |         | 1: GPIO10 outputs 1 when in output mode. |

### 6.8.11 GPIO1 Pin Status Register — Index E2h

| Bit | Name      | R/W | Default | Description                              |
|-----|-----------|-----|---------|------------------------------------------|
| 7   | GPIO17_IN | R   |         | The pin status of CPU_PWRGD/GPIO17.      |
| 6   | GPIO16_IN | R   | 15      | The pin status of LED_VCC/GPIO16.        |
| 5   | GPIO15_IN | R   | ]-[     | The pin status of LED_VSB/ALERT#/GPIO15. |
| 4   | GPIO14_IN | R   | -       | The pin status of WDTRST#/GPIO14.        |
| 3   | GPIO13_IN | R   | -       | The pin status of BEEP/GPIO13.           |
| 2   | GPIO12_IN | R   | -       | The pin status of RSTCON#/GPIO12.        |
| 1   | GPIO11_IN | R   | -       | The pin status of PCI_RST5#/GPIO11.      |
| 0   | GPIO10_IN | R   | -       | The pin status of PCI_RST4#/GPIO10.      |

### 6.8.12 GPIO1 Drive Enable Register — Index E3h

| Bit | Name          | R/W | Default | Description                                                                       |
|-----|---------------|-----|---------|-----------------------------------------------------------------------------------|
| 7   | GPIO17_DRV_EN | R/W | 0       | 0: GPIO17 is open drain in output mode.<br>1: GPIO17 is push pull in output mode. |
| 6   | GPIO16_DRV_EN | R/W | 0       | 0: GPIO16 is open drain in output mode.<br>1: GPIO16 is push pull in output mode. |
| 5   | GPIO15_DRV_EN | R/W | 0       | 0: GPIO15 is open drain in output mode.<br>1: GPIO15 is push pull in output mode. |
| 4   | GPIO14_DRV_EN | R/W | 0       | 0: GPIO14 is open drain in output mode.<br>1: GPIO14 is push pull in output mode. |
| 3   | GPIO13_DRV_EN | R/W | 0       | 0: GPIO13 is open drain in output mode.<br>1: GPIO13 is push pull in output mode. |





| 2 | GPIO12_DRV_EN | R/W | $\cap$ | 0: GPIO12 is open drain in output mode.<br>1: GPIO12 is push pull in output mode. |
|---|---------------|-----|--------|-----------------------------------------------------------------------------------|
| 1 | GPIO11_DRV_EN | R/W | ()     | 0: GPIO11 is open drain in output mode.<br>1: GPIO11 is push pull in output mode. |
| 0 | GPIO10_DRV_EN | R/W | 0      | 0: GPIO10 is open drain in output mode.<br>1: GPIO10 is push pull in output mode. |

### 6.8.13 GPIO1 PME Enable Register — Index E4h

| Name          | R/W                                                                                                                 | Default                                                                                          | Description                                                                                                                              |
|---------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO17_PME_EN | R/W                                                                                                                 | 0                                                                                                | When GPIO17_EVENT_STS is 1 and GPIO17_PME_EN is set to 1, a GPIO PME event will be generated.                                            |
| GPIO16_PME_EN | R/W                                                                                                                 | 0                                                                                                | When GPIO16_EVENT_STS is 1 and GPIO16_PME_EN is set to 1, a GPIO PME event will be generated.                                            |
| GPIO15_PME_EN | R/W                                                                                                                 |                                                                                                  | When GPIO15_EVENT_STS is 1 and GPIO15_PME_EN is set to 1, a GPIO PME event will be generated.                                            |
| GPIO14_PME_EN | R/W                                                                                                                 | 0                                                                                                | When GPIO14_EVENT_STS is 1 and GPIO14_PME_EN is set to 1, a GPIO PME event will be generated.                                            |
| GPIO13_PME_EN | R/W                                                                                                                 |                                                                                                  | When GPIO13_EVENT_STS is 1 and GPIO13_PME_EN is set to 1, a GPIO PME event will be generated.                                            |
| GPIO12_PME_EN | R/W                                                                                                                 |                                                                                                  | When GPIO12_EVENT_STS is 1 and GPIO12_PME_EN is set to 1, a GPIO PME event will be generated.                                            |
| GPIO11_PME_EN | R/W                                                                                                                 | 0                                                                                                | When GPIO11_EVENT_STS is 1 and GPIO11_PME_EN is set to 1, a GPIO PME event will be generated.                                            |
| GPIO10_PME_EN | R/W                                                                                                                 |                                                                                                  | When GPIO10_EVENT_STS is 1 and GPIO10_PME_EN is set to 1, a GPIO PME event will be generated.                                            |
|               | GPIO17_PME_EN<br>GPIO16_PME_EN<br>GPIO15_PME_EN<br>GPIO14_PME_EN<br>GPIO13_PME_EN<br>GPIO12_PME_EN<br>GPIO11_PME_EN | GPIO17_PME_ENR/WGPIO16_PME_ENR/WGPIO15_PME_ENR/WGPIO14_PME_ENR/WGPIO13_PME_ENR/WGPIO12_PME_ENR/W | GPIO17_PME_ENR/W0GPIO16_PME_ENR/W0GPIO15_PME_ENR/W0GPIO14_PME_ENR/W0GPIO13_PME_ENR/W0GPIO12_PME_ENR/W0GPIO11_PME_ENR/W0GPIO11_PME_ENR/W0 |

# 6.8.14 GPIO1 Input Detection Select Register — Index E5h

| Bit | Name           | R/W | Default | Description                                                                                                                     |
|-----|----------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------|
| 7   | GPIO17_DET_SEL | R/W | 0       | When GPIO17 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge |
| 6   | GPIO16_DET_SEL | R/W | 0       | When GPIO16 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge |
| 5   | GPIO15_DET_SEL | R/W | 0       | When GPIO15 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge |
| 4   | GPIO14_DET_SEL | R/W | 0       | When GPIO14 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge |





| 3 | GPIO13_DET_SEL | R/W                  | 0 | When GPIO13 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge |
|---|----------------|----------------------|---|---------------------------------------------------------------------------------------------------------------------------------|
| 2 | GPIO12_DET_SEL | R/W                  | 0 | When GPIO12 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge |
| 1 | GPIO11_DET_SEL | R/W                  | 0 | When GPIO11 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge |
| 0 | GPIO10_DET_SEL | R/W                  | 0 | When GPIO10 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge |
|   |                | $\overline{\langle}$ |   |                                                                                                                                 |

## 6.8.15 GPIO1 Event Status Register — Index E6h

| Bit | Name                 | R/W | Default | Description                                                                                                                                            |
|-----|----------------------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | GPIO17_<br>EVENT_STS | R/W | 0       | When GPIO17 is in input mode and a GPIO17 input is detected according to CRE5[7], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 6   | GPIO16_<br>EVENT_STS | R/W | 0       | When GPIO16 is in input mode and a GPIO16 input is detected according to CRE5[6], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 5   | GPIO15_<br>EVENT_STS | R/W | 0       | When GPIO15 is in input mode and a GPIO15 input is detected according to CRE5[5], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 4   | GPIO14_<br>EVENT_STS | R/W | 0       | When GPIO14 is in input mode and a GPIO14 input is detected according to CRE5[4], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 3   | GPIO13_<br>EVENT_STS | R/W | 0       | When GPIO13 is in input mode and a GPIO13 input is detected according to CRE5[3], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 2   | GPIO12_<br>EVENT_STS | R/W | 0       | When GPIO12 is in input mode and a GPIO12 input is detected according to CRE5[2], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 1   | GPIO11_<br>EVENT_STS | R/W | 0       | When GPIO11 is in input mode and a GPIO11 input is detected according to CRE5[1], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 0   | GPIO10_<br>EVENT_STS | R/W | 0       | When GPIO10 is in input mode and a GPIO10 input is detected according to CRE5[0], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |

### 6.8.16 GPIO2 Output Enable Register — Index D0h

| Bit Name R/W Default Description |
|----------------------------------|
|----------------------------------|



| h- |           |     |   |                                                             |
|----|-----------|-----|---|-------------------------------------------------------------|
| 7  | GPIO27_OE | R/W | 0 | 0: GPIO27 is in input mode.<br>1: GPIO27 is in output mode. |
| 6  | GPIO26_OE | R/W | 0 | 0: GPIO26 is in input mode.<br>1: GPIO25 is in output mode. |
| 5  | GPIO25_OE | R/W | 0 | 0: GPIO25 is in input mode.<br>1: GPIO25 is in output mode. |
| 4  | GPIO24_OE | R/W | 0 | 0: GPIO24 is in input mode.<br>1: GPIO24 is in output mode. |
| 3  | GPIO23_OE | R/W | 0 | 0: GPIO23 is in input mode.<br>1: GPIO23 is in output mode. |
| 2  | GPIO22_OE | R/W | 0 | 0: GPIO22 is in input mode.<br>1: GPIO22 is in output mode. |
| 1  | GPIO21_OE | R/W | 0 | 0: GPIO21 is in input mode.<br>1: GPIO21 is in output mode. |
| 0  | GPIO20_OE | R/W | 0 | 0: GPIO20 is in input mode.<br>1: GPIO20 is in output mode. |
|    |           |     |   |                                                             |

# 6.8.17 GPIO2 Output Data Register — Index D1h

| Bit | Name       | R/W | Default | Description                                                                          |
|-----|------------|-----|---------|--------------------------------------------------------------------------------------|
| 7   | GPIO27_VAL | R/W | 1       | 0: GPIO27 outputs 0 when in output mode.<br>1: GPIO27 outputs 1 when in output mode. |
| 6   | GPIO26_VAL | R/W | 1       | 0: GPIO26 outputs 0 when in output mode.<br>1: GPIO26 outputs 1 when in output mode. |
| 5   | GPIO25_VAL | R/W | 1       | 0: GPIO25 outputs 0 when in output mode.<br>1: GPIO25 outputs 1 when in output mode. |
| 4   | GPIO24_VAL | R/W | 4       | 0: GPIO24 outputs 0 when in output mode.<br>1: GPIO24 outputs 1 when in output mode. |
| 3   | GPIO23_VAL | R/W | 1       | 0: GPIO23 outputs 0 when in output mode.<br>1: GPIO23 outputs 1 when in output mode. |
| 2   | GPIO22_VAL | R/W | 1       | 0: GPIO22 outputs 0 when in output mode.<br>1: GPIO22 outputs 1 when in output mode. |
| 1   | GPIO21_VAL | R/W | 1       | 0: GPIO21 outputs 0 when in output mode.<br>1: GPIO21 outputs 1 when in output mode. |
| 0   | GPIO20_VAL | R/W | 1       | 0: GPIO20 outputs 0 when in output mode.<br>1: GPIO20 outputs 1 when in output mode. |
|     |            |     |         | 1: GPIO20 outputs 1 when in output mode.                                             |

### 6.8.18 GPIO2 Pin Status Register — Index D2h

| Bit | Name      | R/W | Default | Description                     |
|-----|-----------|-----|---------|---------------------------------|
| 7   | GPIO27_IN | R   | -       | The pin status of SIN2/GPIO27.  |
| 6   | GPIO26_IN | R   | -       | The pin status of SOUT2/GPIO26. |
| 5   | GPIO25_IN | R   | -       | The pin status of DSR2#/GPIO25. |
| 4   | GPIO24_IN | R   | -       | The pin status of RTS2#/GPIO24. |
| 3   | GPIO23_IN | R   | -       | The pin status of DTR2#/GPIO23. |





| 2 | GPIO22_IN | R | - | The pin status of CTS2#/GPIO22. |
|---|-----------|---|---|---------------------------------|
| 1 | GPIO21_IN | R | - | The pin status of RI2#/GPIO21.  |
| 0 | GPIO20_IN | R | - | The pin status of DCD2#/GPIO20. |

### 6.8.19 GPIO2 Drive Enable Register — Index D3h

| _DRV_EN<br>_DRV_EN<br>_DRV_EN<br>_DRV_EN | R/W         | 0<br>0<br>0                               | <ul> <li>0: GPIO27 is open drain in output mode.</li> <li>1: GPIO27 is push pull in output mode.</li> <li>0: GPIO26 is open drain in output mode.</li> <li>1: GPIO26 is push pull in output mode.</li> <li>0: GPIO25 is open drain in output mode.</li> </ul> |
|------------------------------------------|-------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _DRV_EN                                  |             |                                           | 1: GPIO26 is push pull in output mode.                                                                                                                                                                                                                        |
|                                          | R/W         | 0                                         | 0: GPIO25 is open drain in output mode.                                                                                                                                                                                                                       |
| DRV EN                                   |             |                                           | 1: GPIO25 is push pull in output mode.                                                                                                                                                                                                                        |
|                                          | R/W         | 0                                         | 0: GPIO24 is open drain in output mode.<br>1: GPIO24 is push pull in output mode.                                                                                                                                                                             |
| _DRV_EN                                  | R/W         | 0                                         | 0: GPIO23 is open drain in output mode.<br>1: GPIO23 is push pull in output mode.                                                                                                                                                                             |
| _DRV_EN                                  | R/W         | 0                                         | 0: GPIO22 is open drain in output mode.<br>1: GPIO22 is push pull in output mode.                                                                                                                                                                             |
| _DRV_EN                                  | R/W         | 0                                         | 0: GPIO21 is open drain in output mode.<br>1: GPIO21 is push pull in output mode.                                                                                                                                                                             |
| _DRV_EN                                  | R/W         | 0                                         | 0: GPIO20 is open drain in output mode.<br>1: GPIO20 is push pull in output mode.                                                                                                                                                                             |
|                                          | <br>_DRV_EN | _DRV_EN R/W<br>_DRV_EN R/W<br>_DRV_EN R/W | _DRV_EN R/W 0                                                                                                                                                                                                                                                 |

### 6.8.20 GPIO3 Output Enable Register — Index C0h

| Bit | Name      | R/W | Default | Description                                                               |
|-----|-----------|-----|---------|---------------------------------------------------------------------------|
| 7   | GPIO37_OE | R/W | 0       | 0: GPIO37 is in input mode.<br>1: GPIO37 is in output mode. (Open-drain). |
| 6   | GPIO36_OE | R/W | 0       | 0: GPIO36 is in input mode.<br>1: GPIO35 is in output mode. (Open-drain). |
| 5   | GPIO35_OE | R/W | 0       | 0: GPIO35 is in input mode.<br>1: GPIO35 is in output mode. (Open-drain). |
| 4   | GPIO34_OE | R/W | 0       | 0: GPIO34 is in input mode.<br>1: GPIO34 is in output mode. (Open-drain). |
| 3   | GPIO33_OE | R/W | 0       | 0: GPIO33 is in input mode.<br>1: GPIO33 is in output mode. (Open-drain). |
| 2   | GPIO32_OE | R/W | 0       | 0: GPIO32 is in input mode.<br>1: GPIO32 is in output mode. (Open-drain). |
| 1   | GPIO31_OE | R/W | 0       | 0: GPIO31 is in input mode.<br>1: GPIO31 is in output mode. (Open-drain). |
| 0   | GPIO30_OE | R/W | 0       | 0: GPIO30 is in input mode.<br>1: GPIO30 is in output mode. (Open-drain). |





### Name R/W Default Bit Description 0: GPIO37 outputs 0 when in output mode. 7 GPIO37\_VAL R/W 1 1: GPIO37 outputs 1 when in output mode. 0: GPIO36 outputs 0 when in output mode. 6 R/W 1 GPIO36 VAL 1: GPIO36 outputs 1 when in output mode. 0: GPIO35 outputs 0 when in output mode. 5 GPIO35\_VAL R/W 1 1: GPIO35 outputs 1 when in output mode. 0: GPIO34 outputs 0 when in output mode. 4 GPIO34\_VAL R/W 1 1: GPIO34 outputs 1 when in output mode. 0: GPIO33 outputs 0 when in output mode. 3 R/W 1 GPIO33\_VAL 1: GPIO33 outputs 1 when in output mode. 0: GPIO32 outputs 0 when in output mode. 2 GPIO32\_VAL R/W 1 1: GPIO32 outputs 1 when in output mode. 0: GPIO31 outputs 0 when in output mode. R/W GPIO31 VAL 1 1 1: GPIO31 outputs 1 when in output mode. 0: GPIO30 outputs 0 when in output mode. 0 GPIO30\_VAL R/W 1 1: GPIO30 outputs 1 when in output mode.

### 6.8.21 GPIO3 Output Data Register — Index C1h

### 6.8.22 GPIO3 Pin Status Register — Index C2h

| Bit | Name      | R/W | Default | Description                       |
|-----|-----------|-----|---------|-----------------------------------|
| 7   | GPIO37_IN | R   |         | The pin status of WGATE#/GPIO37.  |
| 6   | GPIO36_IN | R   |         | The pin status of HDSEL#/GPIO36.  |
| 5   | GPIO35_IN | R   | /-//    | The pin status of STEP#/GPIO35.   |
| 4   | GPIO34_IN | R   | -       | The pin status of DIR#/GPIO34.    |
| 3   | GPIO33_IN | R   | ) -     | The pin status of WDATA#/GPIO3.   |
| 2   | GPIO32_IN | R   | -       | The pin status of DRVA#/GPIO32.   |
| 1   | GPIO31_IN | R   | -       | The pin status of MOA#/GPIO31.    |
| 0   | GPIO30_IN | R   | -       | The pin status of DENSEL#/GPIO30. |

### 6.8.23 GPIO4 Output Enable Register — Index B0h

| Bit | Name      | R/W | Default | Description                                                 |
|-----|-----------|-----|---------|-------------------------------------------------------------|
| 7   | GPIO47_OE | R/W | 0       | 0: GPIO47 is in input mode.<br>1: GPIO47 is in output mode. |
| 6   | GPIO46_OE | R/W | 0       | 0: GPIO46 is in input mode.<br>1: GPIO46 is in output mode. |
| 5   | GPIO45_OE | R/W | 0       | 0: GPIO45 is in input mode.<br>1: GPIO45 is in output mode. |
| 4   | GPIO44_OE | R/W | 0       | 0: GPIO44 is in input mode.<br>1: GPIO44 is in output mode. |
| 3   | GPIO43_OE | R/W | 0       | 0: GPIO43 is in input mode.<br>1: GPIO43 is in output mode. |





| 2 | GPIO42_OE | R/W | 0  | 0: GPIO42 is in input mode.<br>1: GPIO42 is in output mode. |
|---|-----------|-----|----|-------------------------------------------------------------|
| 1 | GPIO41_OE | R/W | 0  | 0: GPIO41 is in input mode.<br>1: GPIO41 is in output mode. |
| 0 | GPIO40_OE | R/W | () | 0: GPIO40 is in input mode.<br>1: GPIO40 is in output mode. |

### 6.8.24 GPIO4 Output Data Register — Index B1h

| Bit    | Name                                         | R/W | Default | Description                                                                          |  |  |
|--------|----------------------------------------------|-----|---------|--------------------------------------------------------------------------------------|--|--|
| 7      | GPIO47_VAL                                   | R/W | 1       | 0: GPIO47 outputs 0 when in output mode.<br>1: GPIO47 outputs 1 when in output mode. |  |  |
| 6      | GPIO46_VAL                                   | R/W | 1       | 0: GPIO46 outputs 0 when in output mode.<br>1: GPIO46 outputs 1 when in output mode. |  |  |
| 5      | GPIO45_VAL                                   | R/W | 1       | 0: GPIO45 outputs 0 when in output mode.<br>1: GPIO45 outputs 1 when in output mode. |  |  |
| 4      | GPIO44_VAL                                   | R/W | 1       | 0: GPIO44 outputs 0 when in output mode.<br>1: GPIO44 outputs 1 when in output mode. |  |  |
| 3      | GPIO43_VAL                                   | R/W | 1       | 0: GPIO43 outputs 0 when in output mode.<br>1: GPIO43 outputs 1 when in output mode. |  |  |
| 2      | GPIO42_VAL                                   | R/W | 7       | 0: GPIO42 outputs 0 when in output mode.<br>1: GPIO42 outputs 1 when in output mode. |  |  |
| 1      | GPIO41_VAL                                   | R/W | 1       | 0: GPIO41 outputs 0 when in output mode.<br>1: GPIO41 outputs 1 when in output mode. |  |  |
| 0      | GPIO40_VAL                                   | R/W | 1       | 0: GPIO40 outputs 0 when in output mode.<br>1: GPIO40 outputs 1 when in output mode. |  |  |
| 6.8.25 | 5.8.25 GPIO4 Pin Status Register — Index B2h |     |         |                                                                                      |  |  |
| D:4    | Nomo                                         |     | Defeult | Description                                                                          |  |  |

### 6.8.25 GPIO4 Pin Status Register — Index B2h

| Bit | Name      | R/W | Default | Description                       |
|-----|-----------|-----|---------|-----------------------------------|
| 7   | GPIO47_IN | R   | -       | The pin status of PS_ON#/GPIO47.  |
| 6   | GPIO46_IN | R   | -       | The pin status of PWSOUT#/GPIO46  |
| 5   | GPIO45_IN | R   | -       | The pin status of PWSIN#/GPIO45   |
| 4   | GPIO44_IN | R   | -       | The pin status of ATXPG_IN/GPIO44 |
| 3   | GPIO43_IN | R   | -       | The pin status of IRRX/GPIO43.    |
| 2   | GPIO42_IN | R   | -       | The pin status of IRTX/GPIO42.    |
| 1   | GPIO41_IN | R   | -       | The pin status of FANCTL3/GPIO41. |
| 0   | GPIO40_IN | R   | -       | The pin status of FANIN3/GPIO40.  |

### 6.8.26 GPIO4 Drive Enable Register — Index B3h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-4 | Reserved | -   | -       | Reserved    |





۰.

| 3 | GPIO43_DRV_EN | R/W | 0 | 0: GPIO43 is open drain in output mode.<br>1: GPIO43 is push pull in output mode. |
|---|---------------|-----|---|-----------------------------------------------------------------------------------|
| 2 | GPIO42_DRV_EN | R/W | 0 | 0: GPIO42 is open drain in output mode.<br>1: GPIO42 is push pull in output mode. |
| 1 | GPIO41_DRV_EN | R/W | 0 | 0: GPIO41 is open drain in output mode.<br>1: GPIO41 is push pull in output mode. |
| 0 | GPIO40_DRV_EN | R/W | 0 | 0: GPIO40 is open drain in output mode.<br>1: GPIO40 is push pull in output mode. |

### 6.8.27 GPIO4 PME Enable Register — Index B4h

| Bit | Name          | R/W | Default | Description                                                                                   |
|-----|---------------|-----|---------|-----------------------------------------------------------------------------------------------|
| 7-4 | Reserved      |     |         | Reserved                                                                                      |
| 3   | GPIO43_PME_EN | R/W |         | When GPIO43_EVENT_STS is 1 and GPIO43_PME_EN is set to 1, a GPIO PME event will be generated. |
| 2   | GPIO42_PME_EN | R/W |         | When GPIO42_EVENT_STS is 1 and GPIO42_PME_EN is set to 1, a GPIO PME event will be generated. |
| 1   | GPIO41_PME_EN | R/W |         | When GPIO41_EVENT_STS is 1 and GPIO41_PME_EN is set to 1, a GPIO PME event will be generated. |
| 0   | GPIO40_PME_EN | R/W |         | When GPIO40_EVENT_STS is 1 and GPIO40_PME_EN is set to 1, a GPIO PME event will be generated. |
|     |               |     |         |                                                                                               |

### 6.8.28 GPIO4 Input Detection Select Register — Index B5h

| Bit | Name           | R/W | Default | Description                                                                                                                        |
|-----|----------------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | Reserved       |     |         | Reserved                                                                                                                           |
| 3   | GPIO43_DET_SEL | R/W | 0       | When GPIO43 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge    |
| 2   | GPIO42_DET_SEL | R/W | 0       | When GPIO42 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge    |
| 1   | GPIO41_DET_SEL | R/W | 0       | When GPIO41 is in input mode, set this bit to select which input event should be detected.<br>0: rising edge<br>1: falling edge    |
| 0   | GPIO40_DET_SEL | R/W | 0       | When GPIO40 is in input mode, set this bit to select which input event<br>should be detected.<br>0: rising edge<br>1: falling edge |

### 6.8.29 GPIO4 Event Status Register — Index B6h

| Bit Name R/W Default | Description |
|----------------------|-------------|
|----------------------|-------------|





۰.

| 7-4 | Reserved             | -   | - | Reserved                                                                                                                                               |
|-----|----------------------|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | GPIO43_<br>EVENT_STS | R/W | - | When GPIO43 is in input mode and a GPIO43 input is detected according to CRB5[3], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 2   | GPIO42_<br>EVENT_STS | R/W | - | When GPIO42 is in input mode and a GPIO42 input is detected according to CRB5[2], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 1   | GPIO41_<br>EVENT_STS | R/W | - | When GPIO41 is in input mode and a GPIO41 input is detected according to CRB5[1], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |
| 0   | GPIO40_<br>EVENT_STS | R/W | - | When GPIO40 is in input mode and a GPIO40 input is detected according to CRB5[0], this bit will be set to 1. Write a 1 to this bit will clear it to 0. |

### 6.8.30 GPIO5 Output Enable Register — Index A0h

| Bit | Name      | R/W | Default | Description                                                 |
|-----|-----------|-----|---------|-------------------------------------------------------------|
| 7-5 | Reserved  | 2   | -       | Reserved.                                                   |
| 4   | GPIO54_OE | R/W | 0       | 0: GPIO54 is in input mode.<br>1: GPIO54 is in output mode. |
| 3   | GPIO53_OE | R/W | 0       | 0: GPIO53 is in input mode.<br>1: GPIO53 is in output mode. |
| 2   | GPIO52_OE | R/W | 0       | 0: GPIO52 is in input mode.<br>1: GPIO52 is in output mode. |
| 1   | GPIO51_OE | R/W | 0       | 0: GPIO51 is in input mode.<br>1: GPIO51 is in output mode. |
| 0   | GPIO50_OE | R/W | 0       | 0: GPIO50 is in input mode.<br>1: GPIO50 is in output mode. |

### 6.8.31 GPIO5 Output Data Register — Index A1h

| 6.8.31 GPIO5 Output Data Register — Index A1h |            |     |         |                                                                                      |  |  |  |
|-----------------------------------------------|------------|-----|---------|--------------------------------------------------------------------------------------|--|--|--|
| Bit                                           | Name       | R/W | Default | Description                                                                          |  |  |  |
| 7-5                                           | Reserved   | -   | -       | Reserved.                                                                            |  |  |  |
| 4                                             | GPIO54_VAL | R/W | 1       | 0: GPIO54 outputs 0 when in output mode.<br>1: GPIO54 outputs 1 when in output mode. |  |  |  |
| 3                                             | GPIO53_VAL | R/W | 1       | 0: GPIO53 outputs 0 when in output mode.<br>1: GPIO53 outputs 1 when in output mode. |  |  |  |
| 2                                             | GPIO52_VAL | R/W | 1       | 0: GPIO52 outputs 0 when in output mode.<br>1: GPIO52 outputs 1 when in output mode. |  |  |  |
| 1                                             | GPIO51_VAL | R/W | 1       | 0: GPIO51 outputs 0 when in output mode.<br>1: GPIO51 outputs 1 when in output mode. |  |  |  |
| 0                                             | GPIO50_VAL | R/W | 1       | 0: GPIO50 outputs 0 when in output mode.<br>1: GPIO50 outputs 1 when in output mode. |  |  |  |





۰.

### 6.8.32 GPIO5 Pin Status Register — Index A2h

| Bit | Name      | R/W | Default | Description                       |
|-----|-----------|-----|---------|-----------------------------------|
| 7-5 | Reserved  | -   | -       | Reserved.                         |
| 4   | GPIO54_IN | R   | -       | The pin status of DSKCHG#/GPIO54. |
| 3   | GPIO53_IN | R   | -       | The pin status of WPT#/GPIO53.    |
| 2   | GPIO52_IN | R   | -       | The pin status of INDEX#/GPIO52.  |
| 1   | GPIO51_IN | R   | -       | The pin status of TRK0#/GPIO51.   |
| 0   | GPIO50_IN | R   | -       | The pin status of RDDATA#/GPIO50. |

### 6.8.33 GPIO5 Drive Enable Register — Index A3h

| Bit    | Name                                            | R/W | Default | Description                                                                       |  |  |
|--------|-------------------------------------------------|-----|---------|-----------------------------------------------------------------------------------|--|--|
| 7-5    | Reserved                                        |     | -       | Reserved.                                                                         |  |  |
| 4      | GPIO54_DRV_EN                                   | R/W | 0       | 0: GPIO54 is open drain in output mode.<br>1: GPIO54 is push pull in output mode. |  |  |
| 3      | GPIO53_DRV_EN                                   | R/W |         | 0: GPIO53 is open drain in output mode.<br>1: GPIO53 is push pull in output mode. |  |  |
| 2      | GPIO52_DRV_EN                                   | R/W | 0       | 0: GPIO52 is open drain in output mode.<br>1: GPIO52 is push pull in output mode. |  |  |
| 1      | GPIO51_DRV_EN                                   | R/W | 0       | 0: GPIO51 is open drain in output mode.<br>1: GPIO51 is push pull in output mode. |  |  |
| 0      | GPIO50_DRV_EN                                   | R/W | 0       | 0: GPIO50 is open drain in output mode.<br>1: GPIO50 is push pull in output mode. |  |  |
| 6.8.34 | 5.8.34 GPIO6 Output Enable Register — Index 90h |     |         |                                                                                   |  |  |

### 6.8.34 GPIO6 Output Enable Register — Index 90h

| Bit | Name      | R/W | Default | Description                                                 |
|-----|-----------|-----|---------|-------------------------------------------------------------|
| 7-6 | Reserved  | -   | -       | Reserved.                                                   |
| 5   | GPIO65_OE | R/W | 0       | 0: GPIO65 is in input mode.<br>1: GPIO65 is in output mode. |
| 4   | GPIO64_OE | R/W | 0       | 0: GPIO64 is in input mode.<br>1: GPIO64 is in output mode. |
| 3   | GPIO63_OE | R/W | 0       | 0: GPIO63 is in input mode.<br>1: GPIO63 is in output mode. |
| 2   | GPIO62_OE | R/W | 0       | 0: GPIO62 is in input mode.<br>1: GPIO62 is in output mode. |
| 1   | GPIO61_OE | R/W | 0       | 0: GPIO61 is in input mode.<br>1: GPIO61 is in output mode. |
| 0   | GPIO60_OE | R/W | 0       | 0: GPIO60 is in input mode.<br>1: GPIO60 is in output mode. |

### 6.8.35 GPIO6 Output Data Register — Index 91h

| Bit Name NW Default Description | Bit | Name | R/W | Default | Description |
|---------------------------------|-----|------|-----|---------|-------------|
|---------------------------------|-----|------|-----|---------|-------------|





| 7-6 | Reserved   | -   | - | Reserved.                                                                            |
|-----|------------|-----|---|--------------------------------------------------------------------------------------|
| 5   | GPIO65_VAL | R/W | 1 | 0: GPIO65 outputs 0 when in output mode.<br>1: GPIO65 outputs 1 when in output mode. |
| 4   | GPIO64_VAL | R/W | 1 | 0: GPIO64 outputs 0 when in output mode.<br>1: GPIO64 outputs 1 when in output mode. |
| 3   | GPIO63_VAL | R/W | 1 | 0: GPIO63 outputs 0 when in output mode.<br>1: GPIO63 outputs 1 when in output mode. |
| 2   | GPIO62_VAL | R/W | 1 | 0: GPIO62 outputs 0 when in output mode.<br>1: GPIO62 outputs 1 when in output mode. |
| 1   | GPIO61_VAL | R/W | 1 | 0: GPIO61 outputs 0 when in output mode.<br>1: GPIO61 outputs 1 when in output mode. |
| 0   | GPIO60_VAL | R/W | 1 | 0: GPIO60 outputs 0 when in output mode.<br>1: GPIO60 outputs 1 when in output mode. |

### 6.8.36 GPIO6 Pin Status Register — Index 92h

| Bit    | Name                                          | R/W | Default  | Description                            |  |  |
|--------|-----------------------------------------------|-----|----------|----------------------------------------|--|--|
| 7-6    | Reserved                                      | -   | -        | Reserved.                              |  |  |
| 5      | GPIO65_IN                                     | R   | - \      | The pin status of BIT_SEL_OUT3/GPIO65. |  |  |
| 4      | GPIO64_IN                                     | R   | <u> </u> | The pin status of BIT_SEL_OUT2/GPIO64. |  |  |
| 3      | GPIO63_IN                                     | R   | -        | The pin status of BIT_SEL_OUT1/GPIO63. |  |  |
| 2      | GPIO62_IN                                     | R   |          | The pin status of BIT_SEL_IN3/GPIO62.  |  |  |
| 1      | GPIO61_IN                                     | R   |          | The pin status of BIT_SEL_IN2/GPIO61.  |  |  |
| 0      | GPIO60_IN                                     | R   | ]]-]]    | The pin status of BIT_SEL_IN1/GPIO60.  |  |  |
| 6.8.37 | .8.37 GPIO6 Drive Enable Register — Index 93h |     |          |                                        |  |  |

### 6.8.37 GPIO6 Drive Enable Register — Index 93h

| Bit | Name          | R/W | Default | Description                                                                       |
|-----|---------------|-----|---------|-----------------------------------------------------------------------------------|
| 7-6 | Reserved      | -   | -       | Reserved.                                                                         |
| 5   | GPIO65_DRV_EN | R/W | 0       | 0: GPIO65 is open drain in output mode.<br>1: GPIO65 is push pull in output mode. |
| 4   | GPIO64_DRV_EN | R/W | 0       | 0: GPIO64 is open drain in output mode.<br>1: GPIO64 is push pull in output mode. |
| 3   | GPIO63_DRV_EN | R/W | 0       | 0: GPIO63 is open drain in output mode.<br>1: GPIO63 is push pull in output mode. |
| 2   | GPIO62_DRV_EN | R/W | 0       | 0: GPIO62 is open drain in output mode.<br>1: GPIO62 is push pull in output mode. |
| 1   | GPIO61_DRV_EN | R/W | 0       | 0: GPIO61 is open drain in output mode.<br>1: GPIO61 is push pull in output mode. |
| 0   | GPIO60_DRV_EN | R/W | 0       | 0: GPIO60 is open drain in output mode.<br>1: GPIO60 is push pull in output mode. |

F71869

۰.





### 6.9 BIT SELECT Registers (CR07)

### 6.9.1 VID Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description                                           |
|-----|----------|-----|---------|-------------------------------------------------------|
| 7-1 | Reserved | -   | 0       | Reserved                                              |
| 0   | BSEL_EN  | R/W |         | 0: disable BSEL I/O port.<br>1: enable BSEL I/O port. |

### 6.9.2 Base Address High Register — Index 60h

| Bit | Name         | R/W | Default | Description                  |
|-----|--------------|-----|---------|------------------------------|
| 7-0 | BASE_ADDR_HI | R/W | 00h     | The MSB of VID base address. |

### 6.9.3 Base Address Low Register — Index 61h

| Bit | Name         | R/W | Default | Description                  |
|-----|--------------|-----|---------|------------------------------|
| 7-0 | BASE_ADDR_LO | R/W | 00h     | The LSB of VID base address. |

### 6.9.4 Configuration Register — Index F0h (Offset 00h)

### (\* Cleared by Slotocc# and watch dog timeout)

| Bit | Name      | R/W | Default       | Description                                                |
|-----|-----------|-----|---------------|------------------------------------------------------------|
|     |           |     |               | This bit is decided by RTS1# power-on trapping.            |
| 7   | WDOUT_EN  | R/W |               | If this bit is set to 1 and watchdog timeout event occurs, |
|     |           |     | $\mathcal{I}$ | WDTRST# output is enabled.                                 |
| 6-1 | Reserved  | -   | 6             | Reserved                                                   |
|     |           |     | 4             | 0: Disable WDT to reset the VID register marked with *.    |
| 0   | WD_RST_EN | R/W | 1             | 1: Enable WDT to reset the VID register marked with *.     |

### 6.9.5 BUS Manual Register — Index F2h (Offset 02h)

| Bit | Name         | R/W | Default | Description                                                        |
|-----|--------------|-----|---------|--------------------------------------------------------------------|
|     |              | R/W | 1       | 0: BUSIN2-0 is bypassed to BUSOUT2-0.                              |
| 7*  | BSEL_MANUAL_ |     |         | 1: BUSOUT2-0 is controlled by BSEL_MANUAL.                         |
| 1   | MODE         |     |         | This bit is reset by SLOTOCC# falling edge or WDT(with             |
|     |              |     |         | WD_RT_EN set).                                                     |
| 6   | KEY_OK       | R   | 1       | This bit is 1 represents that the serial key is entered correctly. |
| 5-3 | Reserved     | R/W | -       | Reserved                                                           |
| 2-0 | BSEL_MANUAL  | R/W | 2h      | The output value for BUSOUT2-0 if BSEL_MANUAL_MODE is set.         |

### 6.9.6 Serial Key Data Register — Index F3h (Offset 03h)

| Bit Name R/W Default Description |  |
|----------------------------------|--|
|----------------------------------|--|



۰.

|     |                 |         | -    |                                                                      |
|-----|-----------------|---------|------|----------------------------------------------------------------------|
|     |                 |         |      | Write serial data to this register correctly, the KEY_OK bit will be |
| 7.0 | 7-0 KEY_DATA R/ | R/W     | F3h  | set to 1. Hence, users are able to write key protected registers.    |
| 7-0 |                 | r./ v v | FOII | The sequence to enable KEY_OK is 0x32, 0x5D, 0x42, 0xAC.             |
|     |                 |         |      | When KEY_OK is set, write this register 0x35 will clear KEY_OK.      |

### 6.9.7 BUSIN Status Register — Index F4h (Offset 04h)

| Bit | Name      | R/W | Default | Description                             |
|-----|-----------|-----|---------|-----------------------------------------|
| 7-3 | Reserved  | R   | 0       | Reserved                                |
| 2:0 | BSELIN_ST | R   | -       | This is the pin status of BSEL_IN[2:0]. |

### 6.9.8 Watchdog Timer Configuration Register 1— Index F5h (Offset 05h)

| Bit          | Name        | R/W       | Default | Description                                                            |
|--------------|-------------|-----------|---------|------------------------------------------------------------------------|
|              |             |           |         | Select the WDT clock source.                                           |
| $\mathbf{X}$ |             | Ĩ         |         | 0: The clock source is from CLKIN. (powered by VDD and is              |
| 7            | WDT_CLK_SEL | R         | 0       | accurate)                                                              |
|              |             | $\lambda$ |         | 1: The clock source is from internal 500KHz (powered by VSB3V          |
|              |             |           |         | and 20% tolerance).                                                    |
| 6            | WDTMOUT_STS | R/W       | 0       | If watchdog timeout event occurs, this bit will be set to 1. Write a 1 |
| Ŭ            |             |           |         | to this bit will clear it to 0.                                        |
| 5            | WD_EN       | R/W       | 15      | This bit is decided by RTS1# power-on trapping.                        |
| Ŭ            |             |           |         | If this bit is set to 1, the counting of watchdog time is enabled.     |
| 4            | WD_PULSE    | R/W       | 0       | Select output mode (0: level, 1: pulse) of RSTOUT# by setting this     |
|              |             | 1010      | Ŭ       | bit.                                                                   |
| 3            | WD_UNIT     | R/W       | 0       | Select time unit (0: 1sec, 1: 60 sec) of watchdog timer by setting     |
| Ŭ            |             | 1000      | Ŭ       | this bit.                                                              |
| 2            | WD_HACTIVE  | R/W       | 0       | Select output polarity of RSTOUT# (1: high active, 0: low active)      |
| 2            |             | 10.00     | 0       | by setting this bit.                                                   |
|              |             |           |         | Select output pulse width of RSTOUT#                                   |
| 1:0          | WD_PSWIDTH  | R/W       | 0       | 0: 1 ms 1: 25 ms                                                       |
|              |             |           |         | 2: 125 ms 3: 5 sec                                                     |

### 6.9.9 Watchdog Timer Configuration Register 2 — Index F6h (Offset 06h)

| Bit | Name    | R/W | Default | Description            |
|-----|---------|-----|---------|------------------------|
| 7:0 | WD_TIME | R/W | 0A      | Time of watchdog timer |

### 6.9.10 WDT PME Register — Index F7h (Offset 07h)

|--|



۰.

| 1            |            |        |                    |                                                                        |
|--------------|------------|--------|--------------------|------------------------------------------------------------------------|
| 7            | WDT_PME    | R      | 0                  | WDT PME real time status.                                              |
| 6            |            | R/W    | 0                  | 0: Disable WDT PME.                                                    |
| 6 WDT_PME_EN |            | 0      | 1: Enable WDT PME. |                                                                        |
|              | 6          |        |                    | 0: No WDT PME occurred.                                                |
| 6            | WDT_PME_ST | R/W    | 0                  | 1: WDT PME occurred.                                                   |
|              |            |        |                    | The WDT PME is occurred one unit before WDT timeout.                   |
| 4-1          | Reserved   | R      | 0                  | Reserved                                                               |
|              | 12         | R/W    |                    | This bit will be set at SLOTOCC# rising edge. Internal 1us             |
| 0            | CPU_CHANGE | C R/W  | -                  | de-bounce circuit is implemented. Write "1" to this bit will clear the |
|              |            |        |                    | status.(This bit is powered by VBAT.)                                  |
|              |            | $\sim$ |                    |                                                                        |

### 6.10 PME and ACPI Registers (CR0A)

### 6.10.1 Device Enable Register — Index 30h

| Bit | Name     | R/W | Default | Description                       |
|-----|----------|-----|---------|-----------------------------------|
| 7-1 | Reserved | 7-  | _       | Reserved                          |
| 0   | PME_EN   | R/W | 0       | 0: disable PME.<br>1: enable PME. |

### 6.10.2 PME Event Enable Register 1— Index F0h

| Bit | Name       | R/W | Default | Description                                                                                                           |
|-----|------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------|
| 7   | WDT_PME_EN | R/W |         | WDT PME event enable.<br>0: disable WDT PME event.<br>1: enable WDT PME event.                                        |
| 6   | MO_PME_EN  | R/W | 0       | Mouse PME event enable.<br>0: disable mouse PME event.<br>1: enable mouse PME event.                                  |
| 5   | KB_PME_EN  | R/W | 0       | Keyboard PME event enable.<br>0: disable keyboard PME event.<br>1: enable keyboard PME event.                         |
| 4   | HM_PME_EN  | R/W | 0       | Hardware monitor PME event enable.<br>0: disable hardware monitor PME event.<br>1: enable hardware monitor PME event. |
| 3   | PRT_PME_EN | R/W | 0       | Parallel port PME event enable.<br>0: disable parallel port PME event.<br>1: enable parallel port PME event.          |
| 2   | UR2_PME_EN | R/W | 0       | UART 2 PME event enable.<br>0: disable UART 2 PME event.<br>1: enable UART 2 PME event.                               |





| 1 | UR1_PME_EN | R/W | UART 1 PME event enable.<br>0: disable UART 1 PME event.<br>1: enable UART 1 PME event. |
|---|------------|-----|-----------------------------------------------------------------------------------------|
| 0 | FDC_PME_EN | R/W | FDC PME event enable.<br>0: disable FDC PME event.<br>1: enable FDC PME event.          |

### 6.10.3 PME Event Status Register — Index F1h

| Bit | Name       | R/W | Default | Description                                                                                                                                                                       |
|-----|------------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | WDT_PME_ST | R/W | -       | WDT PME event status.<br>0: WDT has no PME event.<br>1: WDT has a PME event to assert. Write 1 to clear to be ready for<br>next PME event.                                        |
| 6   | MO_PME_ST  | R/W | -       | Mouse PME event status.<br>0: Mouse has no PME event.<br>1: Mouse has a PME event to assert. Write 1 to clear to be ready for<br>next PME event.                                  |
| 5   | KB_PME_ST  | R/W | - (     | Keyboard PME event status.<br>0: Keyboard has no PME event.<br>1: Keyboard has a PME event to assert. Write 1 to clear to be ready<br>for next PME event.                         |
| 4   | HM_PME_ST  | R/W | $\int$  | Hardware monitor PME event status.<br>0: Hardware monitor has no PME event.<br>1: Hardware monitor has a PME event to assert. Write 1 to clear to be<br>ready for next PME event. |
| 3   | PRT_PME_ST | R/W |         | Parallel port PME event status.<br>0: Parallel port has no PME event.<br>1: Parallel port has a PME event to assert. Write 1 to clear to be ready<br>for next PME event.          |
| 2   | UR2_PME_ST | R/W | -       | UART 2 PME event status.<br>0: UART 2 has no PME event.<br>1: UART 2 has a PME event to assert. Write 1 to clear to be ready for next PME event.                                  |
| 1   | UR1_PME_ST | R/W | -       | UART 1 PME event status.<br>0: UART 1 has no PME event.<br>1: UART 1 has a PME event to assert. Write 1 to clear to be ready for next PME event.                                  |
| 0   | FDC_PME_ST | R/W | -       | FDC PME event status.<br>0: FDC has no PME event.<br>1: FDC has a PME event to assert. Write 1 to clear to be ready for next PME event.                                           |

### 6.10.4 PME Event Enable Register 2 — Index F2h

| Bit | Name     | R/W | Default | Description |
|-----|----------|-----|---------|-------------|
| 7-3 | Reserved | -   | -       | Reserved    |





| 2 | RI2_PME_EN | R/W | 0 | RI2# PME event enable.<br>0: disable RI2# PME event.<br>1: enable RI2# PME event. |
|---|------------|-----|---|-----------------------------------------------------------------------------------|
| 1 | RI1_PME_EN | R/W | 0 | RI1# PME event enable.<br>0: disable RI1# PME event.<br>1: enable RI1# PME event. |
| 0 | GP_PME_EN  | R/W | 0 | GPIO PME event enable.<br>0: disable GPIO PME event.<br>1: enable GPIO PME event. |

### 6.10.5 PME Event Status Register — Index F3h

| Bit    | Name                                               | R/W    | Default                    | Description                                                                                                                                   |  |  |
|--------|----------------------------------------------------|--------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7-3    | Reserved                                           | $\sum$ |                            | Reserved                                                                                                                                      |  |  |
| 2      | RI2_PME_ST                                         | R/W    | -                          | RI2# PME event status.<br>0: RI2# has no PME event.<br>1: RI2# has a PME event to assert. Write 1 to clear to be ready for next PME event.    |  |  |
| 1      | RI1_PME_ST                                         | R/W    | _ (                        | RI1# PME event status.<br>0: RI1# has no PME event.<br>1: RI1# has a PME event to assert. Write 1 to clear to be ready for<br>next PME event. |  |  |
| 0      | WDT_PME_ST                                         | R/W    | $\mathcal{D}_{\mathbf{z}}$ | WDT PME event status.<br>0: WDT has no PME event.<br>1: WDT has a PME event to assert. Write 1 to clear to be ready for next PME event.       |  |  |
| 6.10.6 | 6.10.6 Keep Last State Select Register — Index F4h |        |                            |                                                                                                                                               |  |  |

### 6.10.6 Keep Last State Select Register — Index F4h

| Bit | Name         | R/W | Default | Description                                                                                                                                                   |
|-----|--------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved     | -   | 0       | Reserved                                                                                                                                                      |
| 6-5 | Reserved     | -   | 0       | Reserved                                                                                                                                                      |
| 4   | EN_KBWAKEUP  | R/W | 0       | Set one to enable keyboard wakeup event asserted via PWSOUT#.                                                                                                 |
| 3   | EN_MOWAKEUP  | R/W | 0       | Set one to enable mouse wakeup event asserted via PWSOUT#.                                                                                                    |
| 2-1 | PWRCTRL      | R/W | 11      | The ACPI Control the PSON_N to always on or always off or keep last<br>state<br>00 : Keep last state<br>10 : Always on<br>01 : Bypass mode.<br>11: Always off |
| 0   | VSB_PWR_LOSS | R/W | 0       | When VSB 3V comes, it will set to 1, and write 1 to clear it                                                                                                  |

### 6.10.7 VDDOK Delay Register — Index F5h

| Bit Name R/W Default Description |
|----------------------------------|
|----------------------------------|





| 7-6 | PWROK_DELAY  | R/W | 0  | The additional PWROK delay.<br>00: no delay<br>01: 100ms.<br>10: 200ms<br>11: 400ms.                            |
|-----|--------------|-----|----|-----------------------------------------------------------------------------------------------------------------|
| 5   | RSTCON_EN    | R/W | 0  | 0: RSTCON# will assert via PWROK.<br>1: RSTCON# will assert via PCIRST4# and PCIRST5#.                          |
| 4-3 | VDD_DELAY    | R/W | 11 | The PWROK delay timing from VDD3VOK by followed setting<br>00 : 100ms<br>01 : 200ms<br>10 : 300ms<br>11 : 400ms |
| 2   | VINDB_EN     | R/W | 1  | Enable the PCIRSTIN_N and ATXPWGD de-bounce.                                                                    |
| 1   | PCIRST_DB_EN | R/W | 0  | Enable the LRESET_N de-bounce.                                                                                  |
| 0   | Reserved     | R/W | 0  | Reserved                                                                                                        |

### 6.10.8 PCIRST Control Register — Index F6h

| Bit | Name         | R/W | Default | Description                                                                                                                                                   |
|-----|--------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | S3_SEL       | R/W | 0       | Select the KBC S3 state.<br>0: Enter S3 state when internal VDD3VOK signal de-asserted.<br>1: Enter S3 state when S3# is low or the TS3 register is set to 1. |
| 6   | PSON_DEL_EN  | R/W | 0       | 0: PSON# is the inverted of S3# signal.<br>1: PSON# will sink low only if the time after the last turn-off elapse at<br>least 4 seconds.                      |
| 5   | Reserved     |     | ]-[     | Reserved                                                                                                                                                      |
| 4   | PCIRST5_GATE | R/W | 1       | Write "0" to this bit will force PCIRST5# to sink low.                                                                                                        |
| 3   | PCIRST4_GATE | R/W | Т       | Write "0" to this bit will force PCIRST4# to sink low.                                                                                                        |
| 2   | PCIRST3_GATE | R/W | 1       | Write "0" to this bit will force PCIRST3# to sink low.                                                                                                        |
| 1   | PCIRST2_GATE | R/W | 1       | Write "0" to this bit will force PCIRST2# to sink low.                                                                                                        |
| 0   | PCIRST1_GATE | R/W | 1       | Write "0" to this bit will force PCIRST1# to sink low.                                                                                                        |

# 6.10.9 Power Sequence Control Register — Index F7h

| 0      | FORSTI_GAL                                         |     |         |                                                                                         |  |  |  |
|--------|----------------------------------------------------|-----|---------|-----------------------------------------------------------------------------------------|--|--|--|
| 6.10.9 | 6.10.9 Power Sequence Control Register — Index F7h |     |         |                                                                                         |  |  |  |
| Bit    | Name                                               | R/W | Default | Description                                                                             |  |  |  |
| 7      | VDIMM_S3_ON                                        | R/W | 1       | 0: TIMING_1 will low during S3 state.<br>1: TIMING_1 will be tri-state during S3 state. |  |  |  |
| 6      | VDDA_S3_ON                                         | R/W | 0       | 0: TIMING_2 will low during S3 state.<br>1: TIMING_2 will be tri-state during S3 state. |  |  |  |
| 5      | VCORE_S3_ON                                        | R/W | 0       | 0: TIMING_3 will low during S3 state.<br>1: TIMING_3 will be tri-state during S3 state. |  |  |  |
| 4      | VLDT_S3_ON                                         | R/W | 0       | 0: TIMING_4 will low during S3 state.<br>1: TIMING_4 will be tri-state during S3 state. |  |  |  |
| 3      | WDT_PWROK_EN                                       | R/W | 0       | Set "1" to enable WDTRST# assert from PWROK pin.                                        |  |  |  |
| 2      | ATXPG_SW_TRI                                       | R/W | 1       | 0: ATXPGSW# will sink low in S5 state.<br>1: ATXPGSW# will be tri-state in S5 state.    |  |  |  |





| 1 | PWR_ST2_TRI | R/W | 1 | 0: ST2 will sink low in S5 state.<br>1: ST2 will be tri-state in S5 state. |
|---|-------------|-----|---|----------------------------------------------------------------------------|
| 0 | Reserved    | R/W | 0 | Reserved                                                                   |

### 6.10.10 LED VCC Mode Select Register — Index F8h

| Bit | Name                | R/W | Default | Description                                                                                               |
|-----|---------------------|-----|---------|-----------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved            | -   | -       | Reserved                                                                                                  |
| 5-4 | LED_VCC_<br>S5_MODE | R/W | 0       | Select LED_VCC mode in S5 state.<br>00: Sink low.<br>01: Tri-state.<br>10: 0.5Hz clock.<br>11: 1Hz clock. |
| 3-2 | LED_VCC_<br>S3_MODE | R/W | 0       | Select LED_VCC mode in S3 state.<br>00: Sink low.<br>01: Tri-state.<br>10: 0.5Hz clock.<br>11: 1Hz clock. |
| 1-0 | LED_VCC_<br>S0_MODE | R/W | 0       | Select LED_VCC mode in S0 state.<br>00: Sink low.<br>01: Tri-state.<br>10: 0.5Hz clock.<br>11: 1Hz clock. |

### 6.10.11 LED VSB Mode Select Register — Index F9h

| Bit | Name                | R/W | Default | Description                                                                                               |
|-----|---------------------|-----|---------|-----------------------------------------------------------------------------------------------------------|
| 7-6 | Reserved            | -   | G       | Reserved                                                                                                  |
| 5-4 | LED_VSB_<br>S5_MODE | R/W | 0       | Select LED_VSB mode in S5 state.<br>00: Sink low.<br>01: Tri-state.<br>10: 0.5Hz clock.<br>11: 1Hz clock. |
| 3-2 | LED_VSB_<br>S3_MODE | R/W |         | Select LED_VSB mode in S3 state.<br>00: Sink low.<br>01: Tri-state.<br>10: 0.5Hz clock.<br>11: 1Hz clock. |
| 1-0 | LED_VSB_<br>S0_MODE | R/W | 0       | Select LED_VSB mode in S0 state.<br>00: Sink low.<br>01: Tri-state.<br>10: 0.5Hz clock.<br>11: 1Hz clock. |

### 6.10.12 RI De-bounce Select Register — Index FEh

| Bit Name R/W Default Description |
|----------------------------------|
|----------------------------------|





| 7-2 | Reserved  | -   | - | Reserved                                                                          |
|-----|-----------|-----|---|-----------------------------------------------------------------------------------|
| 1-0 | RI_DB_SEL | R/W |   | Select RI de-bounce time.<br>00: reserved.<br>01: 200us.<br>10: 2ms.<br>11: 20ms. |



# 7. Electrical Characteristic

# 7.1 Absolute Maximum Ratings

| PARAMETER             | RATING          | UNIT |
|-----------------------|-----------------|------|
| Power Supply Voltage  | -0.5 to 5.5     | V    |
| Input Voltage         | -0.5 to VDD+0.5 | V    |
| Operating Temperature | 0 to +70        | ° C  |
| Storage Temperature   | -55 to 150      | ° C  |

Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and

reliability of the device

# 7.2 DC Characteristics

(Ta = 0° C to 70° C, VCC =  $3.3V \pm 10\%$ , VSS = 0V)

| PARAMETER                                 | SYM.          | MIN.         | TYP.       | MAX.     | UNIT    | CONDITIONS                          |  |  |
|-------------------------------------------|---------------|--------------|------------|----------|---------|-------------------------------------|--|--|
| Operating Voltage                         | VDD           | 3.0          | 3.3        | 3.6      | V       |                                     |  |  |
| Battery Voltage                           | VBAT          | 2.4          | 3.3        | 3.6      | V       |                                     |  |  |
| Operating Current                         | ICC           |              | 35         |          | mA      | VCC=3.3V VBAT=3.3V                  |  |  |
| Idle State Current                        | ISTY          |              | 5          |          | uA      | VCC=3.3V VBAT=3.3V                  |  |  |
| Battery Current                           | IBAT          | $\mathbf{X}$ | 4          |          | uA      | VCC=3.3V VBAT=3.3V                  |  |  |
| I/OD <sub>12st5v</sub> - TTL level and se | chmitt trigge | r bi-dire    | ctional p  | oin with | 12 mA s | source-sink capability 5V tolerance |  |  |
| Input Low Voltage                         | VIL           |              |            | 0.8      | V       |                                     |  |  |
| Input High Voltage                        | VIH           | 2.0          |            |          | V       |                                     |  |  |
| Hysteresis                                |               |              | 0.5        |          | V       |                                     |  |  |
| Output Low Current                        | IOL           |              | +12        |          | mA      | VOL = 0.4V                          |  |  |
| Input High Leakage                        | ILIH          | -1           |            | +1       | μA      |                                     |  |  |
| Input Low Leakage                         | ILIL          | -1           |            | +1       | μA      |                                     |  |  |
| I/O <sub>12</sub> – Output pin with12m    | A source-sir  | nk capab     | oility ,5V | toleran  | ce      |                                     |  |  |
| Input Low Voltage                         | VIL           |              |            | 0.8      | V       | VDD = 3.3 V                         |  |  |
| Input High Voltage                        | VIH           | 2.0          |            |          | V       | VDD = 3.3 V                         |  |  |
| Hysteresis                                |               |              | 0.5        |          | V       |                                     |  |  |
| Output High Current                       | IOH           |              | 12         |          | mA      | VOH = 2.0 V                         |  |  |
| Input High Leakage                        | ILIH          | -1           |            | +1       | μA      |                                     |  |  |
| Input Low Leakage                         | ILIL          | -1           |            | +1       | μA      |                                     |  |  |
| IN <sub>ts_5v</sub> – TTL level input pir | n and schmit  | t trigger    | 5V tole    | rance    |         |                                     |  |  |
| Input Low Voltage                         | VIL           |              |            | 0.8      | V       |                                     |  |  |
| Input High Voltage                        | VIH           | 2.0          |            |          | V       |                                     |  |  |
| Hysteresis                                |               |              | 0.5        |          | V       |                                     |  |  |
| Input High Leakage                        | ILIH          |              |            | +1       | μA      |                                     |  |  |
| Input Low Leakage                         | ILIL          | -1           |            |          | μA      |                                     |  |  |



# 8. Ordering Information

| Part Number | Package Type             | Production Flow          |
|-------------|--------------------------|--------------------------|
| F71869F     | 128-PQFP (Green Package) | Commercial, 0°C to +70°C |

# 9. Package Dimensions (128-PQFP)



| SYMBOLS | MIN.  | NOM.  | MAX.  |  |  |
|---------|-------|-------|-------|--|--|
| A1      | 0.25  | D.35  | 0.45  |  |  |
| A2      | 2.57  | 2.72  | 2.87  |  |  |
| Ь       | 0.10  | 0.20  | 0.30  |  |  |
| С       | 0.10  | D.15  | 0.20  |  |  |
| D       | 13.90 | 14.0D | 14.10 |  |  |
| E       | 19.90 | 20.00 | 20.10 |  |  |
| e       | -     | 0.50  | -     |  |  |
| Hd      | 17.00 | 17.20 | 17.40 |  |  |
| He      | 23.00 | 23.20 | 23.40 |  |  |
| L       | 0.65  | 0.80  | 0.95  |  |  |
| L1      | -     | 1.60  | _     |  |  |
| Y       | -     | -     | 0.08  |  |  |
| 6°      | 0     | _     | 12    |  |  |
|         |       | UN    | T:mm  |  |  |

NOTES:

1.JEDEC OUTLINE:N/A

2.DATLM PLANE HIS LOCATED AT THE BOTTOM OF THE MDLD PARTING LINE COINCIDENT WITH WHERE THE LEAD EXITS THE BODY.

3.DIMENSIONS E AND D DO NOT INCLUDE MOLD PROTRUSION, ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. DIMENSIONS E AND E DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE

4.DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION .

Figure 20 128 Pin PQFP Package Diagram

Feature Integration Technology Inc.

Headquarters 3F-7, No 36, Tai Yuan St., Chupei City, Hsinchu, Taiwan 302, R.O.C. TEL : 886-3-5600168 FAX : 886-3-5600166 www: http://www.fintek.com.tw

Taipei Office Bldg. K4, 7F, No.700, Chung Cheng Rd., Chungho City, Taipei, Taiwan 235, R.O.C. TEL : 866-2-8227-8027 FAX : 866-2-8227-8037







Please note that all datasheet and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this datasheet belong to their respective owner



Feature Integration Technology Inc.

۰.



V1.1



Feature Integration Technology Inc.



11





Rev 0.13





FANCTL3 巜

R87 3.9K



۰.







R80 4.7K

R84 27K

0.1u R86 10K K FANIN3

1N4148

LM358

R85 10K

C4<del>3</del> 47u

DC FAN Control with OP 3

CON3





| Title | Feature Integration Technology Ir | IC.   |   |    |   |             |
|-------|-----------------------------------|-------|---|----|---|-------------|
| Size  | Document Number<br>AMDSI/PECI     |       |   |    |   | Rev<br>0.11 |
| Date: | Wednesday, May 06, 2009           | Sheet | 4 | of | 5 |             |



